Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ |
| 3 | * |
| 4 | * Based on davinci_dvevm.h. Original Copyrights follow: |
| 5 | * |
| 6 | * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> |
| 7 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 8 | * SPDX-License-Identifier: GPL-2.0+ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
| 14 | /* |
| 15 | * Board |
| 16 | */ |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 17 | #define CONFIG_DRIVER_TI_EMAC |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 18 | /* check if direct NOR boot config is used */ |
| 19 | #ifndef CONFIG_DIRECT_NOR_BOOT |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 20 | #define CONFIG_USE_SPIFLASH |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 21 | #endif |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 22 | |
| 23 | /* |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 24 | * Disable DM_* for SPL build and can be re-enabled after adding |
| 25 | * DM support in SPL |
| 26 | */ |
| 27 | #ifdef CONFIG_SPL_BUILD |
| 28 | #undef CONFIG_DM_SPI |
| 29 | #undef CONFIG_DM_SPI_FLASH |
| 30 | #undef CONFIG_DM_I2C |
| 31 | #undef CONFIG_DM_I2C_COMPAT |
| 32 | #endif |
| 33 | /* |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 34 | * SoC Configuration |
| 35 | */ |
| 36 | #define CONFIG_MACH_DAVINCI_DA850_EVM |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 37 | #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */ |
Christian Riesch | 52b0f87 | 2011-11-28 23:46:18 +0000 | [diff] [blame] | 38 | #define CONFIG_SOC_DA850 /* TI DA850 SoC */ |
Christian Riesch | b67d881 | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 39 | #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 40 | #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID) |
| 41 | #define CONFIG_SYS_OSCIN_FREQ 24000000 |
| 42 | #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE |
| 43 | #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 44 | |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 45 | #ifdef CONFIG_DIRECT_NOR_BOOT |
| 46 | #define CONFIG_ARCH_CPU_INIT |
| 47 | #define CONFIG_DA8XX_GPIO |
| 48 | #define CONFIG_SYS_TEXT_BASE 0x60000000 |
| 49 | #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11) |
| 50 | #define CONFIG_DA850_LOWLEVEL |
| 51 | #else |
| 52 | #define CONFIG_SYS_TEXT_BASE 0xc1080000 |
| 53 | #endif |
| 54 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 55 | /* |
| 56 | * Memory Info |
| 57 | */ |
| 58 | #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 59 | #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */ |
| 60 | #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */ |
Ben Gardiner | 9700375 | 2010-08-23 09:08:15 -0400 | [diff] [blame] | 61 | #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 62 | |
| 63 | /* memtest start addr */ |
| 64 | #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000) |
| 65 | |
| 66 | /* memtest will be run on 16MB */ |
| 67 | #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024) |
| 68 | |
| 69 | #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 70 | |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 71 | #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \ |
| 72 | DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \ |
| 73 | DAVINCI_SYSCFG_SUSPSRC_SPI1 | \ |
| 74 | DAVINCI_SYSCFG_SUSPSRC_UART2 | \ |
| 75 | DAVINCI_SYSCFG_SUSPSRC_EMAC | \ |
| 76 | DAVINCI_SYSCFG_SUSPSRC_I2C) |
| 77 | |
| 78 | /* |
| 79 | * PLL configuration |
| 80 | */ |
| 81 | #define CONFIG_SYS_DV_CLKMODE 0 |
| 82 | #define CONFIG_SYS_DA850_PLL0_POSTDIV 1 |
| 83 | #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000 |
| 84 | #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001 |
| 85 | #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 |
| 86 | #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003 |
| 87 | #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002 |
| 88 | #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1 |
| 89 | #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005 |
| 90 | |
| 91 | #define CONFIG_SYS_DA850_PLL1_POSTDIV 1 |
| 92 | #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000 |
| 93 | #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001 |
| 94 | #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002 |
| 95 | |
| 96 | #define CONFIG_SYS_DA850_PLL0_PLLM 24 |
| 97 | #define CONFIG_SYS_DA850_PLL1_PLLM 21 |
| 98 | |
| 99 | /* |
| 100 | * DDR2 memory configuration |
| 101 | */ |
| 102 | #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \ |
| 103 | DV_DDR_PHY_EXT_STRBEN | \ |
| 104 | (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT)) |
| 105 | |
| 106 | #define CONFIG_SYS_DA850_DDR2_SDBCR ( \ |
| 107 | (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \ |
| 108 | (1 << DV_DDR_SDCR_DDREN_SHIFT) | \ |
| 109 | (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \ |
| 110 | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \ |
| 111 | (0x3 << DV_DDR_SDCR_CL_SHIFT) | \ |
| 112 | (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \ |
| 113 | (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT)) |
| 114 | |
| 115 | /* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */ |
| 116 | #define CONFIG_SYS_DA850_DDR2_SDBCR2 0 |
| 117 | |
| 118 | #define CONFIG_SYS_DA850_DDR2_SDTIMR ( \ |
| 119 | (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \ |
| 120 | (2 << DV_DDR_SDTMR1_RP_SHIFT) | \ |
| 121 | (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \ |
| 122 | (1 << DV_DDR_SDTMR1_WR_SHIFT) | \ |
| 123 | (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \ |
| 124 | (8 << DV_DDR_SDTMR1_RC_SHIFT) | \ |
| 125 | (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \ |
| 126 | (0 << DV_DDR_SDTMR1_WTR_SHIFT)) |
| 127 | |
| 128 | #define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \ |
| 129 | (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \ |
| 130 | (0 << DV_DDR_SDTMR2_XP_SHIFT) | \ |
| 131 | (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \ |
| 132 | (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \ |
| 133 | (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \ |
| 134 | (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \ |
| 135 | (0 << DV_DDR_SDTMR2_CKE_SHIFT)) |
| 136 | |
| 137 | #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494 |
| 138 | #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30 |
| 139 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 140 | /* |
| 141 | * Serial Driver info |
| 142 | */ |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 143 | |
| 144 | #if defined(CONFIG_SPL_BUILD) || defined(CONFIG_DIRECT_NOR_BOOT) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 145 | #define CONFIG_SYS_NS16550_SERIAL |
| 146 | #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */ |
| 147 | #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */ |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 148 | #endif |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 149 | #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID) |
| 150 | #define CONFIG_CONS_INDEX 1 /* use UART0 for console */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 151 | |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 152 | #define CONFIG_SPI |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 153 | #define CONFIG_DAVINCI_SPI |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 154 | #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID) |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 155 | #ifdef CONFIG_SPL_BUILD |
| 156 | #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 157 | #define CONFIG_SF_DEFAULT_SPEED 30000000 |
| 158 | #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 159 | #endif |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 160 | |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 161 | #ifdef CONFIG_USE_SPIFLASH |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 162 | #define CONFIG_SPL_SPI_LOAD |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 163 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 |
Peter Howard | 2a10f8b | 2014-12-17 12:14:36 +1100 | [diff] [blame] | 164 | #define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000 |
Lad, Prabhakar | 4261210 | 2012-06-24 21:35:19 +0000 | [diff] [blame] | 165 | #endif |
| 166 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 167 | /* |
| 168 | * I2C Configuration |
| 169 | */ |
Adam Ford | c774207 | 2017-09-17 20:43:48 -0500 | [diff] [blame] | 170 | #ifndef CONFIG_SPL_BUILD |
Vitaly Andrianov | e8459dc | 2014-04-04 13:16:52 -0400 | [diff] [blame] | 171 | #define CONFIG_SYS_I2C_DAVINCI |
Sudhakar Rajashekhara | d260740 | 2010-11-18 09:59:37 -0500 | [diff] [blame] | 172 | #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20 |
Adam Ford | c774207 | 2017-09-17 20:43:48 -0500 | [diff] [blame] | 173 | #endif |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 174 | |
| 175 | /* |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 176 | * Flash & Environment |
| 177 | */ |
| 178 | #ifdef CONFIG_USE_NAND |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 179 | #define CONFIG_NAND_DAVINCI |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 180 | #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */ |
| 181 | #define CONFIG_ENV_SIZE (128 << 10) |
| 182 | #define CONFIG_SYS_NAND_USE_FLASH_BBT |
| 183 | #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST |
| 184 | #define CONFIG_SYS_NAND_PAGE_2K |
| 185 | #define CONFIG_SYS_NAND_CS 3 |
| 186 | #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE |
Eric Benard | 34fa070 | 2013-04-22 05:55:00 +0000 | [diff] [blame] | 187 | #define CONFIG_SYS_NAND_MASK_CLE 0x10 |
| 188 | #define CONFIG_SYS_NAND_MASK_ALE 0x8 |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 189 | #undef CONFIG_SYS_NAND_HW_ECC |
| 190 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */ |
Lad, Prabhakar | 122f9c9 | 2012-06-24 21:35:22 +0000 | [diff] [blame] | 191 | #define CONFIG_SYS_NAND_HW_ECC_OOBFIRST |
| 192 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 193 | #define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) |
| 194 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) |
| 195 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x28000 |
| 196 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x60000 |
| 197 | #define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000 |
| 198 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST |
| 199 | #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \ |
| 200 | CONFIG_SYS_NAND_U_BOOT_SIZE - \ |
| 201 | CONFIG_SYS_MALLOC_LEN - \ |
| 202 | GENERATED_GBL_DATA_SIZE) |
| 203 | #define CONFIG_SYS_NAND_ECCPOS { \ |
| 204 | 24, 25, 26, 27, 28, \ |
| 205 | 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \ |
| 206 | 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \ |
| 207 | 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \ |
| 208 | 59, 60, 61, 62, 63 } |
| 209 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 210 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 |
| 211 | #define CONFIG_SYS_NAND_ECCSIZE 512 |
| 212 | #define CONFIG_SYS_NAND_ECCBYTES 10 |
| 213 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
Scott Wood | 6f2f01b | 2012-09-20 19:09:07 -0500 | [diff] [blame] | 214 | #define CONFIG_SPL_NAND_BASE |
| 215 | #define CONFIG_SPL_NAND_DRIVERS |
| 216 | #define CONFIG_SPL_NAND_ECC |
Lad, Prabhakar | 122f9c9 | 2012-06-24 21:35:22 +0000 | [diff] [blame] | 217 | #define CONFIG_SPL_NAND_SIMPLE |
| 218 | #define CONFIG_SPL_NAND_LOAD |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 219 | #endif |
| 220 | |
| 221 | /* |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 222 | * Network & Ethernet Configuration |
| 223 | */ |
| 224 | #ifdef CONFIG_DRIVER_TI_EMAC |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 225 | #define CONFIG_MII |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 226 | #define CONFIG_BOOTP_DNS |
| 227 | #define CONFIG_BOOTP_DNS2 |
| 228 | #define CONFIG_BOOTP_SEND_HOSTNAME |
| 229 | #define CONFIG_NET_RETRY_COUNT 10 |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 230 | #endif |
| 231 | |
Nagabhushana Netagunte | 1506b0a | 2011-09-03 22:18:32 -0400 | [diff] [blame] | 232 | #ifdef CONFIG_USE_NOR |
Nagabhushana Netagunte | 1506b0a | 2011-09-03 22:18:32 -0400 | [diff] [blame] | 233 | #define CONFIG_FLASH_CFI_DRIVER |
| 234 | #define CONFIG_SYS_FLASH_CFI |
| 235 | #define CONFIG_SYS_FLASH_PROTECTION |
| 236 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */ |
| 237 | #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */ |
| 238 | #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3) |
| 239 | #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */ |
| 240 | #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE |
| 241 | #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */ |
| 242 | #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\ |
| 243 | + 3) |
| 244 | #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ |
| 245 | #endif |
| 246 | |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 247 | #ifdef CONFIG_USE_SPIFLASH |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 248 | #define CONFIG_ENV_SIZE (64 << 10) |
Peter Howard | 2a10f8b | 2014-12-17 12:14:36 +1100 | [diff] [blame] | 249 | #define CONFIG_ENV_OFFSET (512 << 10) |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 250 | #define CONFIG_ENV_SECT_SIZE (64 << 10) |
Adam Ford | f4fad71 | 2017-09-17 20:43:47 -0500 | [diff] [blame] | 251 | #ifdef CONFIG_SPL_BUILD |
| 252 | #undef CONFIG_SPI_FLASH_MTD |
| 253 | #endif |
| 254 | #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */ |
| 255 | #define CONFIG_MTD_PARTITIONS /* required for UBI partition support */ |
| 256 | #define MTDIDS_DEFAULT "nor0=spi0.0" |
| 257 | #define MTDPARTS_DEFAULT "mtdparts=spi0.0:"\ |
| 258 | "512k(u-boot.ais),"\ |
| 259 | "64k(u-boot-env),"\ |
| 260 | "7552k(kernel-spare),"\ |
| 261 | "64k(MAC-Address)" |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 262 | #endif |
| 263 | |
Ben Gardiner | 3d248d3 | 2010-10-14 17:26:29 -0400 | [diff] [blame] | 264 | /* |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 265 | * U-Boot general configuration |
| 266 | */ |
Nagabhushana Netagunte | cf2c24e | 2011-09-03 22:19:28 -0400 | [diff] [blame] | 267 | #define CONFIG_MISC_INIT_R |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 268 | #define CONFIG_BOOTFILE "uImage" /* Boot file name */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 269 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 270 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */ |
| 271 | #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 272 | #define CONFIG_AUTO_COMPLETE |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 273 | #define CONFIG_CMDLINE_EDITING |
| 274 | #define CONFIG_SYS_LONGHELP |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 275 | #define CONFIG_MX_CYCLIC |
| 276 | |
| 277 | /* |
| 278 | * Linux Information |
| 279 | */ |
Ben Gardiner | 59e0d61 | 2010-10-14 17:26:32 -0400 | [diff] [blame] | 280 | #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100) |
Nagabhushana Netagunte | cf2c24e | 2011-09-03 22:19:28 -0400 | [diff] [blame] | 281 | #define CONFIG_HWCONFIG /* enable hwconfig */ |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 282 | #define CONFIG_CMDLINE_TAG |
Sekhar Nori | 4f6fc15 | 2010-11-19 11:39:48 -0500 | [diff] [blame] | 283 | #define CONFIG_REVISION_TAG |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 284 | #define CONFIG_SETUP_MEMORY_TAGS |
Adam Ford | a4670f8 | 2017-09-17 20:43:46 -0500 | [diff] [blame] | 285 | |
| 286 | #define CONFIG_BOOTCOMMAND \ |
| 287 | "run envboot; " \ |
| 288 | "run mmcboot; " |
| 289 | |
| 290 | #define DEFAULT_LINUX_BOOT_ENV \ |
| 291 | "loadaddr=0xc0700000\0" \ |
| 292 | "fdtaddr=0xc0600000\0" \ |
| 293 | "scriptaddr=0xc0600000\0" |
| 294 | |
| 295 | #include <environment/ti/mmc.h> |
| 296 | |
| 297 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 298 | DEFAULT_LINUX_BOOT_ENV \ |
| 299 | DEFAULT_MMC_TI_ARGS \ |
| 300 | "bootpart=0:2\0" \ |
| 301 | "bootdir=/boot\0" \ |
| 302 | "bootfile=zImage\0" \ |
| 303 | "fdtfile=da850-evm.dtb\0" \ |
| 304 | "boot_fdt=yes\0" \ |
| 305 | "boot_fit=0\0" \ |
| 306 | "console=ttyS2,115200n8\0" \ |
| 307 | "hwconfig=dsp:wake=yes" |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 308 | |
Hadli, Manjunath | 8f5d468 | 2012-02-06 00:30:44 +0000 | [diff] [blame] | 309 | #ifdef CONFIG_CMD_BDI |
| 310 | #define CONFIG_CLOCKS |
| 311 | #endif |
| 312 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 313 | #ifndef CONFIG_DRIVER_TI_EMAC |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 314 | #endif |
| 315 | |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 316 | #ifdef CONFIG_USE_NAND |
Ben Gardiner | 771d028 | 2010-10-14 17:26:27 -0400 | [diff] [blame] | 317 | #define CONFIG_MTD_DEVICE |
| 318 | #define CONFIG_MTD_PARTITIONS |
Ben Gardiner | 6b2c646 | 2010-10-14 17:26:25 -0400 | [diff] [blame] | 319 | #endif |
| 320 | |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 321 | #ifdef CONFIG_USE_SPIFLASH |
Stefano Babic | d73a8a1 | 2010-11-11 15:38:02 +0100 | [diff] [blame] | 322 | #endif |
| 323 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 324 | #if !defined(CONFIG_USE_NAND) && \ |
| 325 | !defined(CONFIG_USE_NOR) && \ |
| 326 | !defined(CONFIG_USE_SPIFLASH) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 327 | #define CONFIG_ENV_SIZE (16 << 10) |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 328 | #endif |
| 329 | |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 330 | #ifndef CONFIG_DIRECT_NOR_BOOT |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 331 | /* defines for SPL */ |
Tom Rini | 3f7f241 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 332 | #define CONFIG_SPL_FRAMEWORK |
Tom Rini | 3f7f241 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 333 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ |
| 334 | CONFIG_SYS_MALLOC_LEN) |
| 335 | #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN |
Tom Rini | 3f7f241 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 336 | #define CONFIG_SPL_SPI_LOAD |
Christian Riesch | 3d2c8e6 | 2011-12-09 09:47:37 +0000 | [diff] [blame] | 337 | #define CONFIG_SPL_STACK 0x8001ff00 |
| 338 | #define CONFIG_SPL_TEXT_BASE 0x80000000 |
Albert ARIBAUD | b7b5f1a | 2013-04-12 05:14:32 +0000 | [diff] [blame] | 339 | #define CONFIG_SPL_MAX_FOOTPRINT 32768 |
Christian Riesch | 532d531 | 2014-05-07 10:16:28 +0200 | [diff] [blame] | 340 | #define CONFIG_SPL_PAD_TO 32768 |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 341 | #endif |
Lad, Prabhakar | 0d986e6 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 342 | |
| 343 | /* Load U-Boot Image From MMC */ |
| 344 | #ifdef CONFIG_SPL_MMC_LOAD |
Lad, Prabhakar | 0d986e6 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 345 | #undef CONFIG_SPL_SPI_LOAD |
| 346 | #endif |
| 347 | |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 348 | /* additions for new relocation code, must added to all boards */ |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 349 | #define CONFIG_SYS_SDRAM_BASE 0xc0000000 |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 350 | |
| 351 | #ifdef CONFIG_DIRECT_NOR_BOOT |
| 352 | #define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00 |
| 353 | #else |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 354 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 355 | GENERATED_GBL_DATA_SIZE) |
Lad, Prabhakar | 6377766 | 2012-06-24 21:35:23 +0000 | [diff] [blame] | 356 | #endif /* CONFIG_DIRECT_NOR_BOOT */ |
Simon Glass | 89f5eaa | 2017-05-17 08:23:09 -0600 | [diff] [blame] | 357 | |
| 358 | #include <asm/arch/hardware.h> |
| 359 | |
Sudhakar Rajashekhara | 89b765c | 2010-06-10 15:18:15 +0530 | [diff] [blame] | 360 | #endif /* __CONFIG_H */ |