blob: 2860d6bb9b1e3c9354a1d2f3c5e3d64b78bf3531 [file] [log] [blame]
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +05301/*
2 * Copyright (C) 2013 Samsung Electronics
3 *
4 * Configuration settings for the SAMSUNG EXYNOS5 board.
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
Simon Glass4c7bb1d2014-10-07 22:01:44 -06009#ifndef __CONFIG_EXYNOS5_COMMON_H
10#define __CONFIG_EXYNOS5_COMMON_H
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053011
Simon Glass5ea01ab2014-10-07 22:01:45 -060012#define CONFIG_EXYNOS5 /* Exynos5 Family */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053013
Simon Glass5ea01ab2014-10-07 22:01:45 -060014#include "exynos-common.h"
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053015
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053016#define CONFIG_EXYNOS_SPL
17
Inha Songf44ef7d2015-03-13 17:48:35 +090018#ifdef FTRACE
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053019#define CONFIG_TRACE
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053020#define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
21#define CONFIG_TRACE_EARLY_SIZE (8 << 20)
22#define CONFIG_TRACE_EARLY
23#define CONFIG_TRACE_EARLY_ADDR 0x50000000
Inha Songf44ef7d2015-03-13 17:48:35 +090024#endif
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053025
26/* Enable ACE acceleration for SHA1 and SHA256 */
27#define CONFIG_EXYNOS_ACE_SHA
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053028
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053029/* Power Down Modes */
30#define S5P_CHECK_SLEEP 0x00000BAD
31#define S5P_CHECK_DIDLE 0xBAD00000
32#define S5P_CHECK_LPA 0xABAD0000
33
34/* Offset for inform registers */
35#define INFORM0_OFFSET 0x800
36#define INFORM1_OFFSET 0x804
37#define INFORM2_OFFSET 0x808
38#define INFORM3_OFFSET 0x80c
39
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053040/* select serial console configuration */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053041#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053042
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053043/* Thermal Management Unit */
44#define CONFIG_EXYNOS_TMU
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053045
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053046/* MMC SPL */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053047#define COPY_BL2_FNPTR_ADDR 0x02020030
Simon Glass5ea01ab2014-10-07 22:01:45 -060048#define CONFIG_SUPPORT_EMMC_BOOT
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053049
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053050/* specific .lds file */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053051
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053052/* Boot Argument Buffer Size */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053053/* memtest works on */
54#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
55#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
56#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
57
58#define CONFIG_RD_LVL
59
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053060#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
61#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
62#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
63#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
64#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
65#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
66#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
67#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
68#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
69#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
70#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
71#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
72#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
73#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
74#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
75#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
76
77#define CONFIG_SYS_MONITOR_BASE 0x00000000
78
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +053079#define CONFIG_SYS_MMC_ENV_DEV 0
80
81#define CONFIG_SECURE_BL1_ONLY
82
83/* Secure FW size configuration */
84#ifdef CONFIG_SECURE_BL1_ONLY
85#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
86#else
87#define CONFIG_SEC_FW_SIZE 0
88#endif
89
90/* Configuration of BL1, BL2, ENV Blocks on mmc */
91#define CONFIG_RES_BLOCK_SIZE (512)
92#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
93#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
94#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
95
96#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
97#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
Akshay Saraswatfa253152014-06-18 17:53:59 +053098
Bin Menga1875592016-02-05 19:30:11 -080099/* U-Boot copy size from boot Media to DRAM.*/
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530100#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
101#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
102
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530103#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
104#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
105
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530106/* I2C */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530107#define CONFIG_SYS_I2C_S3C24X0
Przemyslaw Marczak189d8012015-01-27 13:36:39 +0100108#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* 100 Kbps */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530109#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x0
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530110
111/* SPI */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530112#ifdef CONFIG_SPI_FLASH
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530113#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
114#define CONFIG_SF_DEFAULT_SPEED 50000000
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530115#endif
116
117#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
118#define CONFIG_ENV_SPI_MODE SPI_MODE_0
119#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
120#define CONFIG_ENV_SPI_BUS 1
121#define CONFIG_ENV_SPI_MAX_HZ 50000000
122#endif
123
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530124/* Ethernet Controllor Driver */
125#ifdef CONFIG_CMD_NET
126#define CONFIG_SMC911X
127#define CONFIG_SMC911X_BASE 0x5000000
128#define CONFIG_SMC911X_16_BIT
129#define CONFIG_ENV_SROM_BANK 1
130#endif /*CONFIG_CMD_NET*/
131
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530132/* Enable Time Command */
Rajeshwari Birje76dd9b62013-12-26 09:44:26 +0530133
Sjoerd Simons66223782014-12-29 22:17:10 +0100134/* USB */
Sjoerd Simons66223782014-12-29 22:17:10 +0100135
Akshay Saraswat582693b2014-06-18 17:54:01 +0530136/* USB boot mode */
137#define CONFIG_USB_BOOTING
138#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
139#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
140#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
141
Ian Campbelle6825e02014-11-09 10:44:32 +0000142#define BOOT_TARGET_DEVICES(func) \
143 func(MMC, mmc, 1) \
144 func(MMC, mmc, 0) \
145 func(PXE, pxe, na) \
146 func(DHCP, dhcp, na)
147
148#include <config_distro_bootcmd.h>
149
150#ifndef MEM_LAYOUT_ENV_SETTINGS
151/* 2GB RAM, bootm size of 256M, load scripts after that */
152#define MEM_LAYOUT_ENV_SETTINGS \
153 "bootm_size=0x10000000\0" \
154 "kernel_addr_r=0x42000000\0" \
155 "fdt_addr_r=0x43000000\0" \
156 "ramdisk_addr_r=0x43300000\0" \
157 "scriptaddr=0x50000000\0" \
158 "pxefile_addr_r=0x51000000\0"
159#endif
160
161#ifndef EXYNOS_DEVICE_SETTINGS
162#define EXYNOS_DEVICE_SETTINGS \
163 "stdin=serial\0" \
164 "stdout=serial\0" \
165 "stderr=serial\0"
166#endif
167
168#ifndef EXYNOS_FDTFILE_SETTING
169#define EXYNOS_FDTFILE_SETTING
170#endif
171
172#define CONFIG_EXTRA_ENV_SETTINGS \
173 EXYNOS_DEVICE_SETTINGS \
174 EXYNOS_FDTFILE_SETTING \
175 MEM_LAYOUT_ENV_SETTINGS \
176 BOOTENV
177
Simon Glass4c7bb1d2014-10-07 22:01:44 -0600178#endif /* __CONFIG_EXYNOS5_COMMON_H */