blob: 2b18735fea6b470c02d15a1e804dab335fb14934 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Patrice Chotard4fadcaf2017-08-09 14:45:27 +02002/*
3 * (C) Copyright 2017 STMicroelectronics
Patrice Chotard4fadcaf2017-08-09 14:45:27 +02004 */
5
6#include <common.h>
7#include <clk.h>
8#include <dm.h>
9#include <i2c.h>
10#include <reset.h>
11
12#include <dm/device.h>
13#include <linux/io.h>
14
15/* STM32 I2C registers */
16struct stm32_i2c_regs {
17 u32 cr1; /* I2C control register 1 */
18 u32 cr2; /* I2C control register 2 */
19 u32 oar1; /* I2C own address 1 register */
20 u32 oar2; /* I2C own address 2 register */
21 u32 timingr; /* I2C timing register */
22 u32 timeoutr; /* I2C timeout register */
23 u32 isr; /* I2C interrupt and status register */
24 u32 icr; /* I2C interrupt clear register */
25 u32 pecr; /* I2C packet error checking register */
26 u32 rxdr; /* I2C receive data register */
27 u32 txdr; /* I2C transmit data register */
28};
29
30#define STM32_I2C_CR1 0x00
31#define STM32_I2C_CR2 0x04
32#define STM32_I2C_TIMINGR 0x10
33#define STM32_I2C_ISR 0x18
34#define STM32_I2C_ICR 0x1C
35#define STM32_I2C_RXDR 0x24
36#define STM32_I2C_TXDR 0x28
37
38/* STM32 I2C control 1 */
39#define STM32_I2C_CR1_ANFOFF BIT(12)
40#define STM32_I2C_CR1_ERRIE BIT(7)
41#define STM32_I2C_CR1_TCIE BIT(6)
42#define STM32_I2C_CR1_STOPIE BIT(5)
43#define STM32_I2C_CR1_NACKIE BIT(4)
44#define STM32_I2C_CR1_ADDRIE BIT(3)
45#define STM32_I2C_CR1_RXIE BIT(2)
46#define STM32_I2C_CR1_TXIE BIT(1)
47#define STM32_I2C_CR1_PE BIT(0)
48
49/* STM32 I2C control 2 */
50#define STM32_I2C_CR2_AUTOEND BIT(25)
51#define STM32_I2C_CR2_RELOAD BIT(24)
52#define STM32_I2C_CR2_NBYTES_MASK GENMASK(23, 16)
53#define STM32_I2C_CR2_NBYTES(n) ((n & 0xff) << 16)
54#define STM32_I2C_CR2_NACK BIT(15)
55#define STM32_I2C_CR2_STOP BIT(14)
56#define STM32_I2C_CR2_START BIT(13)
57#define STM32_I2C_CR2_HEAD10R BIT(12)
58#define STM32_I2C_CR2_ADD10 BIT(11)
59#define STM32_I2C_CR2_RD_WRN BIT(10)
60#define STM32_I2C_CR2_SADD10_MASK GENMASK(9, 0)
Patrick Delaunayc0765f42018-10-29 15:31:55 +010061#define STM32_I2C_CR2_SADD10(n) (n & STM32_I2C_CR2_SADD10_MASK)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +020062#define STM32_I2C_CR2_SADD7_MASK GENMASK(7, 1)
63#define STM32_I2C_CR2_SADD7(n) ((n & 0x7f) << 1)
64#define STM32_I2C_CR2_RESET_MASK (STM32_I2C_CR2_HEAD10R \
65 | STM32_I2C_CR2_NBYTES_MASK \
66 | STM32_I2C_CR2_SADD7_MASK \
67 | STM32_I2C_CR2_RELOAD \
68 | STM32_I2C_CR2_RD_WRN)
69
70/* STM32 I2C Interrupt Status */
71#define STM32_I2C_ISR_BUSY BIT(15)
72#define STM32_I2C_ISR_ARLO BIT(9)
73#define STM32_I2C_ISR_BERR BIT(8)
74#define STM32_I2C_ISR_TCR BIT(7)
75#define STM32_I2C_ISR_TC BIT(6)
76#define STM32_I2C_ISR_STOPF BIT(5)
77#define STM32_I2C_ISR_NACKF BIT(4)
78#define STM32_I2C_ISR_ADDR BIT(3)
79#define STM32_I2C_ISR_RXNE BIT(2)
80#define STM32_I2C_ISR_TXIS BIT(1)
81#define STM32_I2C_ISR_TXE BIT(0)
82#define STM32_I2C_ISR_ERRORS (STM32_I2C_ISR_BERR \
83 | STM32_I2C_ISR_ARLO)
84
85/* STM32 I2C Interrupt Clear */
86#define STM32_I2C_ICR_ARLOCF BIT(9)
87#define STM32_I2C_ICR_BERRCF BIT(8)
88#define STM32_I2C_ICR_STOPCF BIT(5)
89#define STM32_I2C_ICR_NACKCF BIT(4)
90
91/* STM32 I2C Timing */
92#define STM32_I2C_TIMINGR_PRESC(n) ((n & 0xf) << 28)
93#define STM32_I2C_TIMINGR_SCLDEL(n) ((n & 0xf) << 20)
94#define STM32_I2C_TIMINGR_SDADEL(n) ((n & 0xf) << 16)
95#define STM32_I2C_TIMINGR_SCLH(n) ((n & 0xff) << 8)
96#define STM32_I2C_TIMINGR_SCLL(n) (n & 0xff)
97
98#define STM32_I2C_MAX_LEN 0xff
99
100#define STM32_I2C_DNF_DEFAULT 0
101#define STM32_I2C_DNF_MAX 16
102
103#define STM32_I2C_ANALOG_FILTER_ENABLE 1
104#define STM32_I2C_ANALOG_FILTER_DELAY_MIN 50 /* ns */
105#define STM32_I2C_ANALOG_FILTER_DELAY_MAX 260 /* ns */
106
107#define STM32_I2C_RISE_TIME_DEFAULT 25 /* ns */
108#define STM32_I2C_FALL_TIME_DEFAULT 10 /* ns */
109
110#define STM32_PRESC_MAX BIT(4)
111#define STM32_SCLDEL_MAX BIT(4)
112#define STM32_SDADEL_MAX BIT(4)
113#define STM32_SCLH_MAX BIT(8)
114#define STM32_SCLL_MAX BIT(8)
115
116#define STM32_NSEC_PER_SEC 1000000000L
117
118#define STANDARD_RATE 100000
119#define FAST_RATE 400000
120#define FAST_PLUS_RATE 1000000
121
122enum stm32_i2c_speed {
123 STM32_I2C_SPEED_STANDARD, /* 100 kHz */
124 STM32_I2C_SPEED_FAST, /* 400 kHz */
125 STM32_I2C_SPEED_FAST_PLUS, /* 1 MHz */
126 STM32_I2C_SPEED_END,
127};
128
129/**
130 * struct stm32_i2c_spec - private i2c specification timing
131 * @rate: I2C bus speed (Hz)
132 * @rate_min: 80% of I2C bus speed (Hz)
133 * @rate_max: 120% of I2C bus speed (Hz)
134 * @fall_max: Max fall time of both SDA and SCL signals (ns)
135 * @rise_max: Max rise time of both SDA and SCL signals (ns)
136 * @hddat_min: Min data hold time (ns)
137 * @vddat_max: Max data valid time (ns)
138 * @sudat_min: Min data setup time (ns)
139 * @l_min: Min low period of the SCL clock (ns)
140 * @h_min: Min high period of the SCL clock (ns)
141 */
142
143struct stm32_i2c_spec {
144 u32 rate;
145 u32 rate_min;
146 u32 rate_max;
147 u32 fall_max;
148 u32 rise_max;
149 u32 hddat_min;
150 u32 vddat_max;
151 u32 sudat_min;
152 u32 l_min;
153 u32 h_min;
154};
155
156/**
157 * struct stm32_i2c_setup - private I2C timing setup parameters
158 * @speed: I2C speed mode (standard, Fast Plus)
159 * @speed_freq: I2C speed frequency (Hz)
160 * @clock_src: I2C clock source frequency (Hz)
161 * @rise_time: Rise time (ns)
162 * @fall_time: Fall time (ns)
163 * @dnf: Digital filter coefficient (0-16)
164 * @analog_filter: Analog filter delay (On/Off)
165 */
166struct stm32_i2c_setup {
167 enum stm32_i2c_speed speed;
168 u32 speed_freq;
169 u32 clock_src;
170 u32 rise_time;
171 u32 fall_time;
172 u8 dnf;
173 bool analog_filter;
174};
175
176/**
177 * struct stm32_i2c_timings - private I2C output parameters
178 * @prec: Prescaler value
179 * @scldel: Data setup time
180 * @sdadel: Data hold time
181 * @sclh: SCL high period (master mode)
182 * @sclh: SCL low period (master mode)
183 */
184struct stm32_i2c_timings {
185 struct list_head node;
186 u8 presc;
187 u8 scldel;
188 u8 sdadel;
189 u8 sclh;
190 u8 scll;
191};
192
193struct stm32_i2c_priv {
194 struct stm32_i2c_regs *regs;
195 struct clk clk;
196 struct stm32_i2c_setup *setup;
197 int speed;
198};
199
Patrick Delaunayc235b082018-10-29 15:31:56 +0100200static const struct stm32_i2c_spec i2c_specs[] = {
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200201 [STM32_I2C_SPEED_STANDARD] = {
202 .rate = STANDARD_RATE,
203 .rate_min = 8000,
204 .rate_max = 120000,
205 .fall_max = 300,
206 .rise_max = 1000,
207 .hddat_min = 0,
208 .vddat_max = 3450,
209 .sudat_min = 250,
210 .l_min = 4700,
211 .h_min = 4000,
212 },
213 [STM32_I2C_SPEED_FAST] = {
214 .rate = FAST_RATE,
215 .rate_min = 320000,
216 .rate_max = 480000,
217 .fall_max = 300,
218 .rise_max = 300,
219 .hddat_min = 0,
220 .vddat_max = 900,
221 .sudat_min = 100,
222 .l_min = 1300,
223 .h_min = 600,
224 },
225 [STM32_I2C_SPEED_FAST_PLUS] = {
226 .rate = FAST_PLUS_RATE,
227 .rate_min = 800000,
228 .rate_max = 1200000,
229 .fall_max = 100,
230 .rise_max = 120,
231 .hddat_min = 0,
232 .vddat_max = 450,
233 .sudat_min = 50,
234 .l_min = 500,
235 .h_min = 260,
236 },
237};
238
Patrick Delaunayc235b082018-10-29 15:31:56 +0100239static const struct stm32_i2c_setup stm32f7_setup = {
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200240 .rise_time = STM32_I2C_RISE_TIME_DEFAULT,
241 .fall_time = STM32_I2C_FALL_TIME_DEFAULT,
242 .dnf = STM32_I2C_DNF_DEFAULT,
243 .analog_filter = STM32_I2C_ANALOG_FILTER_ENABLE,
244};
245
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200246static int stm32_i2c_check_device_busy(struct stm32_i2c_priv *i2c_priv)
247{
248 struct stm32_i2c_regs *regs = i2c_priv->regs;
249 u32 status = readl(&regs->isr);
250
251 if (status & STM32_I2C_ISR_BUSY)
252 return -EBUSY;
253
254 return 0;
255}
256
257static void stm32_i2c_message_start(struct stm32_i2c_priv *i2c_priv,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100258 struct i2c_msg *msg, bool stop)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200259{
260 struct stm32_i2c_regs *regs = i2c_priv->regs;
261 u32 cr2 = readl(&regs->cr2);
262
263 /* Set transfer direction */
264 cr2 &= ~STM32_I2C_CR2_RD_WRN;
265 if (msg->flags & I2C_M_RD)
266 cr2 |= STM32_I2C_CR2_RD_WRN;
267
268 /* Set slave address */
269 cr2 &= ~(STM32_I2C_CR2_HEAD10R | STM32_I2C_CR2_ADD10);
270 if (msg->flags & I2C_M_TEN) {
271 cr2 &= ~STM32_I2C_CR2_SADD10_MASK;
272 cr2 |= STM32_I2C_CR2_SADD10(msg->addr);
273 cr2 |= STM32_I2C_CR2_ADD10;
274 } else {
275 cr2 &= ~STM32_I2C_CR2_SADD7_MASK;
276 cr2 |= STM32_I2C_CR2_SADD7(msg->addr);
277 }
278
279 /* Set nb bytes to transfer and reload or autoend bits */
280 cr2 &= ~(STM32_I2C_CR2_NBYTES_MASK | STM32_I2C_CR2_RELOAD |
281 STM32_I2C_CR2_AUTOEND);
282 if (msg->len > STM32_I2C_MAX_LEN) {
283 cr2 |= STM32_I2C_CR2_NBYTES(STM32_I2C_MAX_LEN);
284 cr2 |= STM32_I2C_CR2_RELOAD;
285 } else {
286 cr2 |= STM32_I2C_CR2_NBYTES(msg->len);
287 }
288
289 /* Write configurations register */
290 writel(cr2, &regs->cr2);
291
292 /* START/ReSTART generation */
293 setbits_le32(&regs->cr2, STM32_I2C_CR2_START);
294}
295
296/*
297 * RELOAD mode must be selected if total number of data bytes to be
298 * sent is greater than MAX_LEN
299 */
300
301static void stm32_i2c_handle_reload(struct stm32_i2c_priv *i2c_priv,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100302 struct i2c_msg *msg, bool stop)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200303{
304 struct stm32_i2c_regs *regs = i2c_priv->regs;
305 u32 cr2 = readl(&regs->cr2);
306
307 cr2 &= ~STM32_I2C_CR2_NBYTES_MASK;
308
309 if (msg->len > STM32_I2C_MAX_LEN) {
310 cr2 |= STM32_I2C_CR2_NBYTES(STM32_I2C_MAX_LEN);
311 } else {
312 cr2 &= ~STM32_I2C_CR2_RELOAD;
313 cr2 |= STM32_I2C_CR2_NBYTES(msg->len);
314 }
315
316 writel(cr2, &regs->cr2);
317}
318
319static int stm32_i2c_wait_flags(struct stm32_i2c_priv *i2c_priv,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100320 u32 flags, u32 *status)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200321{
322 struct stm32_i2c_regs *regs = i2c_priv->regs;
323 u32 time_start = get_timer(0);
324
325 *status = readl(&regs->isr);
326 while (!(*status & flags)) {
327 if (get_timer(time_start) > CONFIG_SYS_HZ) {
328 debug("%s: i2c timeout\n", __func__);
329 return -ETIMEDOUT;
330 }
331
332 *status = readl(&regs->isr);
333 }
334
335 return 0;
336}
337
338static int stm32_i2c_check_end_of_message(struct stm32_i2c_priv *i2c_priv)
339{
340 struct stm32_i2c_regs *regs = i2c_priv->regs;
341 u32 mask = STM32_I2C_ISR_ERRORS | STM32_I2C_ISR_NACKF |
342 STM32_I2C_ISR_STOPF;
343 u32 status;
344 int ret;
345
346 ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
347 if (ret)
348 return ret;
349
350 if (status & STM32_I2C_ISR_BERR) {
351 debug("%s: Bus error\n", __func__);
352
353 /* Clear BERR flag */
354 setbits_le32(&regs->icr, STM32_I2C_ICR_BERRCF);
355
356 return -EIO;
357 }
358
359 if (status & STM32_I2C_ISR_ARLO) {
360 debug("%s: Arbitration lost\n", __func__);
361
362 /* Clear ARLO flag */
363 setbits_le32(&regs->icr, STM32_I2C_ICR_ARLOCF);
364
365 return -EAGAIN;
366 }
367
368 if (status & STM32_I2C_ISR_NACKF) {
369 debug("%s: Receive NACK\n", __func__);
370
371 /* Clear NACK flag */
372 setbits_le32(&regs->icr, STM32_I2C_ICR_NACKCF);
373
374 /* Wait until STOPF flag is set */
375 mask = STM32_I2C_ISR_STOPF;
376 ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
377 if (ret)
378 return ret;
379
380 ret = -EIO;
381 }
382
383 if (status & STM32_I2C_ISR_STOPF) {
384 /* Clear STOP flag */
385 setbits_le32(&regs->icr, STM32_I2C_ICR_STOPCF);
386
387 /* Clear control register 2 */
388 setbits_le32(&regs->cr2, STM32_I2C_CR2_RESET_MASK);
389 }
390
391 return ret;
392}
393
394static int stm32_i2c_message_xfer(struct stm32_i2c_priv *i2c_priv,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100395 struct i2c_msg *msg, bool stop)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200396{
397 struct stm32_i2c_regs *regs = i2c_priv->regs;
398 u32 status;
399 u32 mask = msg->flags & I2C_M_RD ? STM32_I2C_ISR_RXNE :
400 STM32_I2C_ISR_TXIS | STM32_I2C_ISR_NACKF;
401 int bytes_to_rw = msg->len > STM32_I2C_MAX_LEN ?
402 STM32_I2C_MAX_LEN : msg->len;
403 int ret = 0;
404
405 /* Add errors */
406 mask |= STM32_I2C_ISR_ERRORS;
407
408 stm32_i2c_message_start(i2c_priv, msg, stop);
409
410 while (msg->len) {
411 /*
412 * Wait until TXIS/NACKF/BERR/ARLO flags or
413 * RXNE/BERR/ARLO flags are set
414 */
415 ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
416 if (ret)
417 break;
418
419 if (status & (STM32_I2C_ISR_NACKF | STM32_I2C_ISR_ERRORS))
420 break;
421
422 if (status & STM32_I2C_ISR_RXNE) {
423 *msg->buf++ = readb(&regs->rxdr);
424 msg->len--;
425 bytes_to_rw--;
426 }
427
428 if (status & STM32_I2C_ISR_TXIS) {
429 writeb(*msg->buf++, &regs->txdr);
430 msg->len--;
431 bytes_to_rw--;
432 }
433
434 if (!bytes_to_rw && msg->len) {
435 /* Wait until TCR flag is set */
436 mask = STM32_I2C_ISR_TCR;
437 ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
438 if (ret)
439 break;
440
441 bytes_to_rw = msg->len > STM32_I2C_MAX_LEN ?
442 STM32_I2C_MAX_LEN : msg->len;
443 mask = msg->flags & I2C_M_RD ? STM32_I2C_ISR_RXNE :
444 STM32_I2C_ISR_TXIS | STM32_I2C_ISR_NACKF;
445
446 stm32_i2c_handle_reload(i2c_priv, msg, stop);
447 } else if (!bytes_to_rw) {
448 /* Wait until TC flag is set */
449 mask = STM32_I2C_ISR_TC;
450 ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
451 if (ret)
452 break;
453
454 if (!stop)
455 /* Message sent, new message has to be sent */
456 return 0;
457 }
458 }
459
460 /* End of transfer, send stop condition */
461 mask = STM32_I2C_CR2_STOP;
462 setbits_le32(&regs->cr2, mask);
463
464 return stm32_i2c_check_end_of_message(i2c_priv);
465}
466
467static int stm32_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100468 int nmsgs)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200469{
470 struct stm32_i2c_priv *i2c_priv = dev_get_priv(bus);
471 int ret;
472
473 ret = stm32_i2c_check_device_busy(i2c_priv);
474 if (ret)
475 return ret;
476
477 for (; nmsgs > 0; nmsgs--, msg++) {
478 ret = stm32_i2c_message_xfer(i2c_priv, msg, nmsgs == 1);
479 if (ret)
480 return ret;
481 }
482
483 return 0;
484}
485
486static int stm32_i2c_compute_solutions(struct stm32_i2c_setup *setup,
487 struct list_head *solutions)
488{
489 struct stm32_i2c_timings *v;
490 u32 p_prev = STM32_PRESC_MAX;
491 u32 i2cclk = DIV_ROUND_CLOSEST(STM32_NSEC_PER_SEC,
492 setup->clock_src);
493 u32 af_delay_min, af_delay_max;
494 u16 p, l, a;
495 int sdadel_min, sdadel_max, scldel_min;
496 int ret = 0;
497
498 af_delay_min = setup->analog_filter ?
499 STM32_I2C_ANALOG_FILTER_DELAY_MIN : 0;
500 af_delay_max = setup->analog_filter ?
501 STM32_I2C_ANALOG_FILTER_DELAY_MAX : 0;
502
Nicolas Le Bayone87da752019-04-18 17:32:42 +0200503 sdadel_min = i2c_specs[setup->speed].hddat_min + setup->fall_time -
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200504 af_delay_min - (setup->dnf + 3) * i2cclk;
505
506 sdadel_max = i2c_specs[setup->speed].vddat_max - setup->rise_time -
507 af_delay_max - (setup->dnf + 4) * i2cclk;
508
509 scldel_min = setup->rise_time + i2c_specs[setup->speed].sudat_min;
510
511 if (sdadel_min < 0)
512 sdadel_min = 0;
513 if (sdadel_max < 0)
514 sdadel_max = 0;
515
516 debug("%s: SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n", __func__,
517 sdadel_min, sdadel_max, scldel_min);
518
519 /* Compute possible values for PRESC, SCLDEL and SDADEL */
520 for (p = 0; p < STM32_PRESC_MAX; p++) {
521 for (l = 0; l < STM32_SCLDEL_MAX; l++) {
Patrick Delaunay499504b2019-06-21 15:26:47 +0200522 int scldel = (l + 1) * (p + 1) * i2cclk;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200523
524 if (scldel < scldel_min)
525 continue;
526
527 for (a = 0; a < STM32_SDADEL_MAX; a++) {
Patrick Delaunay499504b2019-06-21 15:26:47 +0200528 int sdadel = (a * (p + 1) + 1) * i2cclk;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200529
530 if (((sdadel >= sdadel_min) &&
531 (sdadel <= sdadel_max)) &&
532 (p != p_prev)) {
Patrick Delaunay35746c02018-03-12 10:46:09 +0100533 v = calloc(1, sizeof(*v));
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200534 if (!v)
535 return -ENOMEM;
536
537 v->presc = p;
538 v->scldel = l;
539 v->sdadel = a;
540 p_prev = p;
541
542 list_add_tail(&v->node, solutions);
Nicolas Le Bayon5237f372019-04-18 17:32:43 +0200543 break;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200544 }
545 }
Nicolas Le Bayon5237f372019-04-18 17:32:43 +0200546
547 if (p_prev == p)
548 break;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200549 }
550 }
551
552 if (list_empty(solutions)) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900553 pr_err("%s: no Prescaler solution\n", __func__);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200554 ret = -EPERM;
555 }
556
557 return ret;
558}
559
560static int stm32_i2c_choose_solution(struct stm32_i2c_setup *setup,
561 struct list_head *solutions,
562 struct stm32_i2c_timings *s)
563{
564 struct stm32_i2c_timings *v;
565 u32 i2cbus = DIV_ROUND_CLOSEST(STM32_NSEC_PER_SEC,
566 setup->speed_freq);
567 u32 clk_error_prev = i2cbus;
568 u32 i2cclk = DIV_ROUND_CLOSEST(STM32_NSEC_PER_SEC,
569 setup->clock_src);
570 u32 clk_min, clk_max;
571 u32 af_delay_min;
572 u32 dnf_delay;
573 u32 tsync;
574 u16 l, h;
Christophe Kerello81c48432017-10-17 11:21:32 +0200575 bool sol_found = false;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200576 int ret = 0;
577
578 af_delay_min = setup->analog_filter ?
579 STM32_I2C_ANALOG_FILTER_DELAY_MIN : 0;
580 dnf_delay = setup->dnf * i2cclk;
581
582 tsync = af_delay_min + dnf_delay + (2 * i2cclk);
583 clk_max = STM32_NSEC_PER_SEC / i2c_specs[setup->speed].rate_min;
584 clk_min = STM32_NSEC_PER_SEC / i2c_specs[setup->speed].rate_max;
585
586 /*
587 * Among Prescaler possibilities discovered above figures out SCL Low
588 * and High Period. Provided:
589 * - SCL Low Period has to be higher than Low Period of the SCL Clock
590 * defined by I2C Specification. I2C Clock has to be lower than
591 * (SCL Low Period - Analog/Digital filters) / 4.
592 * - SCL High Period has to be lower than High Period of the SCL Clock
593 * defined by I2C Specification
594 * - I2C Clock has to be lower than SCL High Period
595 */
596 list_for_each_entry(v, solutions, node) {
597 u32 prescaler = (v->presc + 1) * i2cclk;
598
599 for (l = 0; l < STM32_SCLL_MAX; l++) {
600 u32 tscl_l = (l + 1) * prescaler + tsync;
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100601
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200602 if ((tscl_l < i2c_specs[setup->speed].l_min) ||
603 (i2cclk >=
604 ((tscl_l - af_delay_min - dnf_delay) / 4))) {
605 continue;
606 }
607
608 for (h = 0; h < STM32_SCLH_MAX; h++) {
609 u32 tscl_h = (h + 1) * prescaler + tsync;
610 u32 tscl = tscl_l + tscl_h +
611 setup->rise_time + setup->fall_time;
612
613 if ((tscl >= clk_min) && (tscl <= clk_max) &&
614 (tscl_h >= i2c_specs[setup->speed].h_min) &&
615 (i2cclk < tscl_h)) {
Patrick Delaunay499504b2019-06-21 15:26:47 +0200616 u32 clk_error;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200617
Patrick Delaunay499504b2019-06-21 15:26:47 +0200618 if (tscl > i2cbus)
619 clk_error = tscl - i2cbus;
620 else
621 clk_error = i2cbus - tscl;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200622
623 if (clk_error < clk_error_prev) {
624 clk_error_prev = clk_error;
625 v->scll = l;
626 v->sclh = h;
Christophe Kerello81c48432017-10-17 11:21:32 +0200627 sol_found = true;
628 memcpy(s, v, sizeof(*s));
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200629 }
630 }
631 }
632 }
633 }
634
Christophe Kerello81c48432017-10-17 11:21:32 +0200635 if (!sol_found) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900636 pr_err("%s: no solution at all\n", __func__);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200637 ret = -EPERM;
638 }
639
640 return ret;
641}
642
643static int stm32_i2c_compute_timing(struct stm32_i2c_priv *i2c_priv,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100644 struct stm32_i2c_setup *setup,
645 struct stm32_i2c_timings *output)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200646{
Patrice Chotardd10bd6c2017-10-17 11:21:33 +0200647 struct stm32_i2c_timings *v, *_v;
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200648 struct list_head solutions;
649 int ret;
650
651 if (setup->speed >= STM32_I2C_SPEED_END) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900652 pr_err("%s: speed out of bound {%d/%d}\n", __func__,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100653 setup->speed, STM32_I2C_SPEED_END - 1);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200654 return -EINVAL;
655 }
656
657 if ((setup->rise_time > i2c_specs[setup->speed].rise_max) ||
658 (setup->fall_time > i2c_specs[setup->speed].fall_max)) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900659 pr_err("%s :timings out of bound Rise{%d>%d}/Fall{%d>%d}\n",
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100660 __func__,
661 setup->rise_time, i2c_specs[setup->speed].rise_max,
662 setup->fall_time, i2c_specs[setup->speed].fall_max);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200663 return -EINVAL;
664 }
665
666 if (setup->dnf > STM32_I2C_DNF_MAX) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900667 pr_err("%s: DNF out of bound %d/%d\n", __func__,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100668 setup->dnf, STM32_I2C_DNF_MAX);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200669 return -EINVAL;
670 }
671
672 if (setup->speed_freq > i2c_specs[setup->speed].rate) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900673 pr_err("%s: Freq {%d/%d}\n", __func__,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100674 setup->speed_freq, i2c_specs[setup->speed].rate);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200675 return -EINVAL;
676 }
677
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200678 INIT_LIST_HEAD(&solutions);
679 ret = stm32_i2c_compute_solutions(setup, &solutions);
680 if (ret)
681 goto exit;
682
Patrice Chotardd10bd6c2017-10-17 11:21:33 +0200683 ret = stm32_i2c_choose_solution(setup, &solutions, output);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200684 if (ret)
685 goto exit;
686
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200687 debug("%s: Presc: %i, scldel: %i, sdadel: %i, scll: %i, sclh: %i\n",
688 __func__, output->presc,
689 output->scldel, output->sdadel,
690 output->scll, output->sclh);
691
692exit:
693 /* Release list and memory */
694 list_for_each_entry_safe(v, _v, &solutions, node) {
695 list_del(&v->node);
Patrick Delaunay35746c02018-03-12 10:46:09 +0100696 free(v);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200697 }
698
699 return ret;
700}
701
702static int stm32_i2c_setup_timing(struct stm32_i2c_priv *i2c_priv,
Patrick Delaunayc0765f42018-10-29 15:31:55 +0100703 struct stm32_i2c_timings *timing)
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200704{
705 struct stm32_i2c_setup *setup = i2c_priv->setup;
706 int ret = 0;
707
708 setup->speed = i2c_priv->speed;
709 setup->speed_freq = i2c_specs[setup->speed].rate;
710 setup->clock_src = clk_get_rate(&i2c_priv->clk);
711
712 if (!setup->clock_src) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900713 pr_err("%s: clock rate is 0\n", __func__);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200714 return -EINVAL;
715 }
716
717 do {
718 ret = stm32_i2c_compute_timing(i2c_priv, setup, timing);
719 if (ret) {
720 debug("%s: failed to compute I2C timings.\n",
721 __func__);
722 if (i2c_priv->speed > STM32_I2C_SPEED_STANDARD) {
723 i2c_priv->speed--;
724 setup->speed = i2c_priv->speed;
725 setup->speed_freq =
726 i2c_specs[setup->speed].rate;
727 debug("%s: downgrade I2C Speed Freq to (%i)\n",
728 __func__, i2c_specs[setup->speed].rate);
729 } else {
730 break;
731 }
732 }
733 } while (ret);
734
735 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900736 pr_err("%s: impossible to compute I2C timings.\n", __func__);
Patrice Chotard4fadcaf2017-08-09 14:45:27 +0200737 return ret;
738 }
739
740 debug("%s: I2C Speed(%i), Freq(%i), Clk Source(%i)\n", __func__,
741 setup->speed, setup->speed_freq, setup->clock_src);
742 debug("%s: I2C Rise(%i) and Fall(%i) Time\n", __func__,
743 setup->rise_time, setup->fall_time);
744 debug("%s: I2C Analog Filter(%s), DNF(%i)\n", __func__,
745 setup->analog_filter ? "On" : "Off", setup->dnf);
746
747 return 0;
748}
749
750static int stm32_i2c_hw_config(struct stm32_i2c_priv *i2c_priv)
751{
752 struct stm32_i2c_regs *regs = i2c_priv->regs;
753 struct stm32_i2c_timings t;
754 int ret;
755 u32 timing = 0;
756
757 ret = stm32_i2c_setup_timing(i2c_priv, &t);
758 if (ret)
759 return ret;
760
761 /* Disable I2C */
762 clrbits_le32(&regs->cr1, STM32_I2C_CR1_PE);
763
764 /* Timing settings */
765 timing |= STM32_I2C_TIMINGR_PRESC(t.presc);
766 timing |= STM32_I2C_TIMINGR_SCLDEL(t.scldel);
767 timing |= STM32_I2C_TIMINGR_SDADEL(t.sdadel);
768 timing |= STM32_I2C_TIMINGR_SCLH(t.sclh);
769 timing |= STM32_I2C_TIMINGR_SCLL(t.scll);
770 writel(timing, &regs->timingr);
771
772 /* Enable I2C */
773 if (i2c_priv->setup->analog_filter)
774 clrbits_le32(&regs->cr1, STM32_I2C_CR1_ANFOFF);
775 else
776 setbits_le32(&regs->cr1, STM32_I2C_CR1_ANFOFF);
777 setbits_le32(&regs->cr1, STM32_I2C_CR1_PE);
778
779 return 0;
780}
781
782static int stm32_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
783{
784 struct stm32_i2c_priv *i2c_priv = dev_get_priv(bus);
785
786 switch (speed) {
787 case STANDARD_RATE:
788 i2c_priv->speed = STM32_I2C_SPEED_STANDARD;
789 break;
790 case FAST_RATE:
791 i2c_priv->speed = STM32_I2C_SPEED_FAST;
792 break;
793 case FAST_PLUS_RATE:
794 i2c_priv->speed = STM32_I2C_SPEED_FAST_PLUS;
795 break;
796 default:
797 debug("%s: Speed %d not supported\n", __func__, speed);
798 return -EINVAL;
799 }
800
801 return stm32_i2c_hw_config(i2c_priv);
802}
803
804static int stm32_i2c_probe(struct udevice *dev)
805{
806 struct stm32_i2c_priv *i2c_priv = dev_get_priv(dev);
807 struct reset_ctl reset_ctl;
808 fdt_addr_t addr;
809 int ret;
810
811 addr = dev_read_addr(dev);
812 if (addr == FDT_ADDR_T_NONE)
813 return -EINVAL;
814
815 i2c_priv->regs = (struct stm32_i2c_regs *)addr;
816
817 ret = clk_get_by_index(dev, 0, &i2c_priv->clk);
818 if (ret)
819 return ret;
820
821 ret = clk_enable(&i2c_priv->clk);
822 if (ret)
823 goto clk_free;
824
825 ret = reset_get_by_index(dev, 0, &reset_ctl);
826 if (ret)
827 goto clk_disable;
828
829 reset_assert(&reset_ctl);
830 udelay(2);
831 reset_deassert(&reset_ctl);
832
833 return 0;
834
835clk_disable:
836 clk_disable(&i2c_priv->clk);
837clk_free:
838 clk_free(&i2c_priv->clk);
839
840 return ret;
841}
842
843static int stm32_ofdata_to_platdata(struct udevice *dev)
844{
845 struct stm32_i2c_priv *i2c_priv = dev_get_priv(dev);
846 u32 rise_time, fall_time;
847
848 i2c_priv->setup = (struct stm32_i2c_setup *)dev_get_driver_data(dev);
849 if (!i2c_priv->setup)
850 return -EINVAL;
851
852 rise_time = dev_read_u32_default(dev, "i2c-scl-rising-time-ns", 0);
853 if (rise_time)
854 i2c_priv->setup->rise_time = rise_time;
855
856 fall_time = dev_read_u32_default(dev, "i2c-scl-falling-time-ns", 0);
857 if (fall_time)
858 i2c_priv->setup->fall_time = fall_time;
859
860 return 0;
861}
862
863static const struct dm_i2c_ops stm32_i2c_ops = {
864 .xfer = stm32_i2c_xfer,
865 .set_bus_speed = stm32_i2c_set_bus_speed,
866};
867
868static const struct udevice_id stm32_i2c_of_match[] = {
869 { .compatible = "st,stm32f7-i2c", .data = (ulong)&stm32f7_setup },
870 {}
871};
872
873U_BOOT_DRIVER(stm32f7_i2c) = {
874 .name = "stm32f7-i2c",
875 .id = UCLASS_I2C,
876 .of_match = stm32_i2c_of_match,
877 .ofdata_to_platdata = stm32_ofdata_to_platdata,
878 .probe = stm32_i2c_probe,
879 .priv_auto_alloc_size = sizeof(struct stm32_i2c_priv),
880 .ops = &stm32_i2c_ops,
881};