blob: 5e948f94ad29f257f23b1d2439652315bbf16dba [file] [log] [blame]
Marek Vasut18a00df2010-03-07 23:35:48 +01001/*
2 * Voipac PXA270 configuration file
3 *
4 * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Marek Vasutf9054322010-07-22 16:51:52 +020013 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Marek Vasut18a00df2010-03-07 23:35:48 +010014 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
Marek Vasutf9054322010-07-22 16:51:52 +020022#ifndef __CONFIG_H
23#define __CONFIG_H
Marek Vasut18a00df2010-03-07 23:35:48 +010024
25/*
26 * High Level Board Configuration Options
27 */
Marek Vasutabc20ab2011-11-26 07:20:07 +010028#define CONFIG_CPU_PXA27X 1 /* Marvell PXA270 CPU */
Marek Vasut18a00df2010-03-07 23:35:48 +010029#define CONFIG_VPAC270 1 /* Voipac PXA270 board */
Marek Vasut411b9ea2011-10-31 14:17:21 +010030#define CONFIG_SYS_TEXT_BASE 0xa0000000
31
32#ifdef CONFIG_ONENAND
33#define CONFIG_SPL
34#define CONFIG_SPL_ONENAND_SUPPORT
35#define CONFIG_SPL_ONENAND_LOAD_ADDR 0x2000
36#define CONFIG_SPL_ONENAND_LOAD_SIZE \
37 (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
38#define CONFIG_SPL_TEXT_BASE 0x5c000000
39#define CONFIG_SPL_LDSCRIPT "board/vpac270/u-boot-spl.lds"
40#endif
Marek Vasut18a00df2010-03-07 23:35:48 +010041
Marek Vasut18a00df2010-03-07 23:35:48 +010042/*
43 * Environment settings
44 */
Marek Vasutf9054322010-07-22 16:51:52 +020045#define CONFIG_ENV_OVERWRITE
46#define CONFIG_SYS_MALLOC_LEN (128*1024)
Marek Vasut720a6502010-09-28 15:50:49 +020047#define CONFIG_ARCH_CPU_INIT
Marek Vasut18a00df2010-03-07 23:35:48 +010048#define CONFIG_BOOTCOMMAND \
49 "if mmc init && fatload mmc 0 0xa4000000 uImage; then " \
50 "bootm 0xa4000000; " \
51 "fi; " \
52 "if usb reset && fatload usb 0 0xa4000000 uImage; then " \
53 "bootm 0xa4000000; " \
54 "fi; " \
Marek Vasutf9054322010-07-22 16:51:52 +020055 "if ide reset && fatload ide 0 0xa4000000 uImage; then " \
56 "bootm 0xa4000000; " \
57 "fi; " \
Mikhail Kshevetskiy11934fb2010-08-26 23:24:19 +040058 "bootm 0x60000;"
Marek Vasut411b9ea2011-10-31 14:17:21 +010059
60#define CONFIG_EXTRA_ENV_SETTINGS \
61 "update_onenand=" \
62 "onenand erase 0x0 0x80000 ; " \
63 "onenand write 0xa0000000 0x0 0x80000"
64
Marek Vasut18a00df2010-03-07 23:35:48 +010065#define CONFIG_BOOTARGS "console=tty0 console=ttyS0,115200"
66#define CONFIG_TIMESTAMP
67#define CONFIG_BOOTDELAY 2 /* Autoboot delay */
68#define CONFIG_CMDLINE_TAG
69#define CONFIG_SETUP_MEMORY_TAGS
Marek Vasut18a00df2010-03-07 23:35:48 +010070#define CONFIG_LZMA /* LZMA compression support */
Marek Vasut411b9ea2011-10-31 14:17:21 +010071#define CONFIG_OF_LIBFDT
Marek Vasut18a00df2010-03-07 23:35:48 +010072
73/*
74 * Serial Console Configuration
75 */
76#define CONFIG_PXA_SERIAL
77#define CONFIG_FFUART 1
Marek Vasutce6971c2012-09-12 12:36:25 +020078#define CONFIG_CONS_INDEX 3
Marek Vasut18a00df2010-03-07 23:35:48 +010079#define CONFIG_BAUDRATE 115200
Marek Vasut18a00df2010-03-07 23:35:48 +010080
81/*
82 * Bootloader Components Configuration
83 */
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_NET
87#define CONFIG_CMD_ENV
88#undef CONFIG_CMD_IMLS
89#define CONFIG_CMD_MMC
90#define CONFIG_CMD_USB
91#undef CONFIG_LCD
92#define CONFIG_CMD_IDE
93
Marek Vasutf97e9c62010-10-03 18:27:36 +020094#ifdef CONFIG_ONENAND
Marek Vasut18a00df2010-03-07 23:35:48 +010095#undef CONFIG_CMD_FLASH
96#define CONFIG_CMD_ONENAND
97#else
98#define CONFIG_CMD_FLASH
99#undef CONFIG_CMD_ONENAND
100#endif
101
102/*
103 * Networking Configuration
104 * chip on the Voipac PXA270 board
105 */
106#ifdef CONFIG_CMD_NET
107#define CONFIG_CMD_PING
108#define CONFIG_CMD_DHCP
109
Marek Vasut18a00df2010-03-07 23:35:48 +0100110#define CONFIG_DRIVER_DM9000 1
Marek Vasutf9054322010-07-22 16:51:52 +0200111#define CONFIG_DM9000_BASE 0x08000300 /* CS2 */
112#define DM9000_IO (CONFIG_DM9000_BASE)
113#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
Marek Vasut18a00df2010-03-07 23:35:48 +0100114#define CONFIG_NET_RETRY_COUNT 10
115
116#define CONFIG_BOOTP_BOOTFILESIZE
117#define CONFIG_BOOTP_BOOTPATH
118#define CONFIG_BOOTP_GATEWAY
119#define CONFIG_BOOTP_HOSTNAME
120#endif
121
122/*
123 * MMC Card Configuration
124 */
125#ifdef CONFIG_CMD_MMC
126#define CONFIG_MMC
Marek Vasut5d877f42011-08-28 06:30:40 +0200127#define CONFIG_GENERIC_MMC
128#define CONFIG_PXA_MMC_GENERIC
Marek Vasut18a00df2010-03-07 23:35:48 +0100129#define CONFIG_SYS_MMC_BASE 0xF0000000
130#define CONFIG_CMD_FAT
Marek Vasutf9054322010-07-22 16:51:52 +0200131#define CONFIG_CMD_EXT2
Marek Vasut18a00df2010-03-07 23:35:48 +0100132#define CONFIG_DOS_PARTITION
133#endif
134
135/*
136 * KGDB
137 */
138#ifdef CONFIG_CMD_KGDB
Marek Vasutf9054322010-07-22 16:51:52 +0200139#define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port speed */
140#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Marek Vasut18a00df2010-03-07 23:35:48 +0100141#endif
142
143/*
144 * HUSH Shell Configuration
145 */
146#define CONFIG_SYS_HUSH_PARSER 1
Marek Vasut18a00df2010-03-07 23:35:48 +0100147
Marek Vasutf9054322010-07-22 16:51:52 +0200148#define CONFIG_SYS_LONGHELP
Marek Vasut18a00df2010-03-07 23:35:48 +0100149#ifdef CONFIG_SYS_HUSH_PARSER
Marek Vasutf9054322010-07-22 16:51:52 +0200150#define CONFIG_SYS_PROMPT "$ "
Marek Vasut18a00df2010-03-07 23:35:48 +0100151#else
Marek Vasutf9054322010-07-22 16:51:52 +0200152#define CONFIG_SYS_PROMPT "=> "
Marek Vasut18a00df2010-03-07 23:35:48 +0100153#endif
Marek Vasutf9054322010-07-22 16:51:52 +0200154#define CONFIG_SYS_CBSIZE 256
155#define CONFIG_SYS_PBSIZE \
156 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
157#define CONFIG_SYS_MAXARGS 16
158#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Marek Vasut18a00df2010-03-07 23:35:48 +0100159#define CONFIG_SYS_DEVICE_NULLDEV 1
Marek Vasut7c7204d2011-11-12 03:35:50 +0100160#define CONFIG_CMDLINE_EDITING 1
161#define CONFIG_AUTO_COMPLETE 1
Marek Vasut18a00df2010-03-07 23:35:48 +0100162
163/*
164 * Clock Configuration
165 */
Mikhail Kshevetskiyb2b67ba2010-08-26 23:24:18 +0400166#define CONFIG_SYS_HZ 1000 /* Timer @ 3250000 Hz */
Marek Vasutf9054322010-07-22 16:51:52 +0200167#define CONFIG_SYS_CPUSPEED 0x190 /* 312MHz */
Marek Vasut18a00df2010-03-07 23:35:48 +0100168
Marek Vasut18a00df2010-03-07 23:35:48 +0100169
170/*
171 * DRAM Map
172 */
Marek Vasutf9054322010-07-22 16:51:52 +0200173#define CONFIG_NR_DRAM_BANKS 2 /* 2 banks of DRAM */
Marek Vasut18a00df2010-03-07 23:35:48 +0100174#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
175#define PHYS_SDRAM_1_SIZE 0x08000000 /* 128 MB */
Marek Vasutf9054322010-07-22 16:51:52 +0200176
Marek Vasutf97e9c62010-10-03 18:27:36 +0200177#ifdef CONFIG_RAM_256M
Marek Vasut18a00df2010-03-07 23:35:48 +0100178#define PHYS_SDRAM_2 0x80000000 /* SDRAM Bank #2 */
179#define PHYS_SDRAM_2_SIZE 0x08000000 /* 128 MB */
Marek Vasutf9054322010-07-22 16:51:52 +0200180#endif
Marek Vasut18a00df2010-03-07 23:35:48 +0100181
182#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* CS0 */
Marek Vasutf97e9c62010-10-03 18:27:36 +0200183#ifdef CONFIG_RAM_256M
Marek Vasut18a00df2010-03-07 23:35:48 +0100184#define CONFIG_SYS_DRAM_SIZE 0x10000000 /* 256 MB DRAM */
Marek Vasutf9054322010-07-22 16:51:52 +0200185#else
186#define CONFIG_SYS_DRAM_SIZE 0x08000000 /* 128 MB DRAM */
187#endif
Marek Vasut18a00df2010-03-07 23:35:48 +0100188
Marek Vasutf9054322010-07-22 16:51:52 +0200189#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
190#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
Marek Vasut18a00df2010-03-07 23:35:48 +0100191
Marek Vasut451a0c32010-10-16 21:32:11 +0200192#define CONFIG_SYS_LOAD_ADDR PHYS_SDRAM_1
Marek Vasut6ef6eb92010-09-23 09:46:57 +0200193#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Marek Vasut411b9ea2011-10-31 14:17:21 +0100194#define CONFIG_SYS_INIT_SP_ADDR 0x5c010000
Marek Vasut18a00df2010-03-07 23:35:48 +0100195
196/*
197 * NOR FLASH
198 */
Mikhail Kshevetskiy11934fb2010-08-26 23:24:19 +0400199#define CONFIG_SYS_MONITOR_BASE 0x0
Marek Vasut411b9ea2011-10-31 14:17:21 +0100200#define CONFIG_SYS_MONITOR_LEN 0x80000
Mikhail Kshevetskiy11934fb2010-08-26 23:24:19 +0400201#define CONFIG_ENV_ADDR \
202 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Marek Vasut3e43c742011-11-13 01:40:46 +0100203#define CONFIG_ENV_SIZE 0x20000
204#define CONFIG_ENV_SECT_SIZE 0x20000
Mikhail Kshevetskiy11934fb2010-08-26 23:24:19 +0400205
Marek Vasut18a00df2010-03-07 23:35:48 +0100206#if defined(CONFIG_CMD_FLASH) /* NOR */
207#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
Marek Vasutf9054322010-07-22 16:51:52 +0200208
Marek Vasutf97e9c62010-10-03 18:27:36 +0200209#ifdef CONFIG_RAM_256M
Marek Vasut18a00df2010-03-07 23:35:48 +0100210#define PHYS_FLASH_2 0x02000000 /* Flash Bank #2 */
Marek Vasutf9054322010-07-22 16:51:52 +0200211#endif
Marek Vasut18a00df2010-03-07 23:35:48 +0100212
213#define CONFIG_SYS_FLASH_CFI
214#define CONFIG_FLASH_CFI_DRIVER 1
215
216#define CONFIG_SYS_MAX_FLASH_SECT (4 + 255)
Marek Vasutf97e9c62010-10-03 18:27:36 +0200217#ifdef CONFIG_RAM_256M
Marek Vasut18a00df2010-03-07 23:35:48 +0100218#define CONFIG_SYS_MAX_FLASH_BANKS 2
219#define CONFIG_SYS_FLASH_BANKS_LIST { PHYS_FLASH_1, PHYS_FLASH_2 }
Marek Vasutf9054322010-07-22 16:51:52 +0200220#else
221#define CONFIG_SYS_MAX_FLASH_BANKS 1
222#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
223#endif
Marek Vasut18a00df2010-03-07 23:35:48 +0100224
225#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ)
226#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ)
227
228#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
229#define CONFIG_SYS_FLASH_PROTECTION 1
230
Marek Vasutf9054322010-07-22 16:51:52 +0200231#define CONFIG_ENV_IS_IN_FLASH 1
Mikhail Kshevetskiy11934fb2010-08-26 23:24:19 +0400232
Marek Vasut18a00df2010-03-07 23:35:48 +0100233#elif defined(CONFIG_CMD_ONENAND) /* OneNAND */
234#define CONFIG_SYS_NO_FLASH
235#define CONFIG_SYS_ONENAND_BASE 0x00000000
Marek Vasutf9054322010-07-22 16:51:52 +0200236
Marek Vasut18a00df2010-03-07 23:35:48 +0100237#define CONFIG_ENV_IS_IN_ONENAND 1
238
239#else /* No flash */
240#define CONFIG_SYS_NO_FLASH
241#define CONFIG_SYS_ENV_IS_NOWHERE
242#endif
243
Marek Vasut18a00df2010-03-07 23:35:48 +0100244/*
245 * IDE
246 */
247#ifdef CONFIG_CMD_IDE
248#define CONFIG_LBA48
249#undef CONFIG_IDE_LED
250#undef CONFIG_IDE_RESET
251
Marek Vasutb4172602010-08-08 15:55:52 +0200252#define __io
253
Marek Vasutf9054322010-07-22 16:51:52 +0200254#define CONFIG_SYS_IDE_MAXBUS 1
255#define CONFIG_SYS_IDE_MAXDEVICE 1
Marek Vasut18a00df2010-03-07 23:35:48 +0100256
Marek Vasutf9054322010-07-22 16:51:52 +0200257#define CONFIG_SYS_ATA_BASE_ADDR 0x0c000000
258#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0
Marek Vasut18a00df2010-03-07 23:35:48 +0100259
Marek Vasutf9054322010-07-22 16:51:52 +0200260#define CONFIG_SYS_ATA_DATA_OFFSET 0x120
261#define CONFIG_SYS_ATA_REG_OFFSET 0x120
262#define CONFIG_SYS_ATA_ALT_OFFSET 0x120
Marek Vasut18a00df2010-03-07 23:35:48 +0100263
264#define CONFIG_SYS_ATA_STRIDE 2
265#endif
266
267/*
268 * GPIO settings
269 */
270#define CONFIG_SYS_GPSR0_VAL 0x01308800
271#define CONFIG_SYS_GPSR1_VAL 0x00cf0000
272#define CONFIG_SYS_GPSR2_VAL 0x922ac000
273#define CONFIG_SYS_GPSR3_VAL 0x0161e800
274
275#define CONFIG_SYS_GPCR0_VAL 0x00010000
276#define CONFIG_SYS_GPCR1_VAL 0x0
277#define CONFIG_SYS_GPCR2_VAL 0x0
278#define CONFIG_SYS_GPCR3_VAL 0x0
279
280#define CONFIG_SYS_GPDR0_VAL 0xcbb18800
281#define CONFIG_SYS_GPDR1_VAL 0xfccfa981
282#define CONFIG_SYS_GPDR2_VAL 0x922affff
283#define CONFIG_SYS_GPDR3_VAL 0x0161e904
284
285#define CONFIG_SYS_GAFR0_L_VAL 0x00100000
286#define CONFIG_SYS_GAFR0_U_VAL 0xa5da8510
287#define CONFIG_SYS_GAFR1_L_VAL 0x6992901a
288#define CONFIG_SYS_GAFR1_U_VAL 0xaaa5a0aa
289#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
290#define CONFIG_SYS_GAFR2_U_VAL 0x4109a401
291#define CONFIG_SYS_GAFR3_L_VAL 0x54010310
292#define CONFIG_SYS_GAFR3_U_VAL 0x00025401
293
294#define CONFIG_SYS_PSSR_VAL 0x30
295
296/*
297 * Clock settings
298 */
299#define CONFIG_SYS_CKEN 0x00500240
300#define CONFIG_SYS_CCCR 0x02000290
301
302/*
303 * Memory settings
304 */
305#define CONFIG_SYS_MSC0_VAL 0x3ffc95fa
306#define CONFIG_SYS_MSC1_VAL 0x02ccf974
307#define CONFIG_SYS_MSC2_VAL 0x00000000
Marek Vasutf97e9c62010-10-03 18:27:36 +0200308#ifdef CONFIG_RAM_256M
Marek Vasut18a00df2010-03-07 23:35:48 +0100309#define CONFIG_SYS_MDCNFG_VAL 0x8ad30ad3
Marek Vasutf9054322010-07-22 16:51:52 +0200310#else
311#define CONFIG_SYS_MDCNFG_VAL 0x88000ad3
312#endif
Marek Vasut18a00df2010-03-07 23:35:48 +0100313#define CONFIG_SYS_MDREFR_VAL 0x201fe01e
314#define CONFIG_SYS_MDMRS_VAL 0x00000000
315#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
316#define CONFIG_SYS_SXCNFG_VAL 0x40044004
317#define CONFIG_SYS_MEM_BUF_IMP 0x0f
318
319/*
320 * PCMCIA and CF Interfaces
321 */
322#define CONFIG_SYS_MECR_VAL 0x00000001
323#define CONFIG_SYS_MCMEM0_VAL 0x00014307
324#define CONFIG_SYS_MCMEM1_VAL 0x00014307
325#define CONFIG_SYS_MCATT0_VAL 0x0001c787
326#define CONFIG_SYS_MCATT1_VAL 0x0001c787
327#define CONFIG_SYS_MCIO0_VAL 0x0001430f
328#define CONFIG_SYS_MCIO1_VAL 0x0001430f
329
330/*
331 * LCD
332 */
333#ifdef CONFIG_LCD
Marek Vasutf9054322010-07-22 16:51:52 +0200334#define CONFIG_VOIPAC_LCD
Marek Vasut18a00df2010-03-07 23:35:48 +0100335#endif
336
337/*
338 * USB
339 */
Marek Vasutf9054322010-07-22 16:51:52 +0200340#ifdef CONFIG_CMD_USB
Marek Vasut18a00df2010-03-07 23:35:48 +0100341#define CONFIG_USB_OHCI_NEW
342#define CONFIG_SYS_USB_OHCI_CPU_INIT
343#define CONFIG_SYS_USB_OHCI_BOARD_INIT
344#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
345#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x4C000000
346#define CONFIG_SYS_USB_OHCI_SLOT_NAME "vpac270"
347#define CONFIG_USB_STORAGE
348#endif
349
350#endif /* __CONFIG_H */