blob: 9ce0a8f9bf550e2a44f1a0f6f4240d437e4e7450 [file] [log] [blame]
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01001/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +02002 * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com>
3 *
4 * based on previous work by
5 *
Ulf Samuelssoncb82a532009-03-27 23:26:43 +01006 * Ulf Samuelsson <ulf@atmel.com>
7 * Rick Bronson <rick@efn.org>
8 *
9 * Configuration settings for the AT91RM9200EK board.
10 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020011 * SPDX-License-Identifier: GPL-2.0+
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010012 */
13
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020014#ifndef __AT91RM9200EK_CONFIG_H__
15#define __AT91RM9200EK_CONFIG_H__
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010016
Alexey Brodkin1ace4022014-02-26 17:47:58 +040017#include <linux/sizes.h>
Jens Scharsig425de622010-02-03 22:45:42 +010018
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010019/*
Andreas Bießmann3a4ff8b2010-11-30 09:45:03 +000020 * set some initial configurations depending on configure target
21 *
22 * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0
23 * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel
24 * initialisation was done by some preloader
25 */
26#ifdef CONFIG_RAMBOOT
27#define CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann3a4ff8b2010-11-30 09:45:03 +000028#endif
29
30/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020031 * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz
32 * AT91C_MAIN_CLOCK is the frequency of PLLA output
33 * AT91C_MASTER_CLOCK is the peripherial clock
34 * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely
35 * set in arch/arm/cpu/arm920t/at91/timer.c)
36 * CONFIG_SYS_HZ is the tick rate for timer tc0
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010037 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020038#define AT91C_XTAL_CLOCK 18432000
Andreas Bießmann6a372e92011-06-12 01:49:12 +000039#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020040#define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39)
41#define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 )
42#define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020043
44/* CPU configuration */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020045#define CONFIG_AT91RM9200
46#define CONFIG_AT91RM9200EK
47#define CONFIG_CPUAT91
48#define USE_920T_MMU
49
Andreas Bießmann6a372e92011-06-12 01:49:12 +000050#include <asm/hardware.h> /* needed for port definitions */
51
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020052#define CONFIG_CMDLINE_TAG
53#define CONFIG_SETUP_MEMORY_TAGS
54#define CONFIG_INITRD_TAG
55
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010056/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020057 * Memory Configuration
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010058 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020059#define CONFIG_NR_DRAM_BANKS 1
60#define CONFIG_SYS_SDRAM_BASE 0x20000000
61#define CONFIG_SYS_SDRAM_SIZE SZ_32M
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010062
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020063#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
64#define CONFIG_SYS_MEMTEST_END \
65 (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010066
67/*
68 * LowLevel Init
69 */
70#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020071#define CONFIG_SYS_USE_MAIN_OSCILLATOR
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010072/* flash */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010073#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
74#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
75
76/* clocks */
77#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
78#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
79/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
80#define CONFIG_SYS_MCKR_VAL 0x00000202
81
82/* sdram */
83#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
84#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
85#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
86#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
87#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +020088#define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */
Andreas Bießmann066df1a2010-12-04 11:31:46 +000089#define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010090#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
91#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
92#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
93#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
94#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
95#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010096#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
97
Ulf Samuelssoncb82a532009-03-27 23:26:43 +010098/*
99 * Hardware drivers
100 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100101/*
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200102 * Choose a USART for serial console
103 * CONFIG_DBGU is DBGU unit on J10
104 * CONFIG_USART1 is USART1 on J14
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100105 */
Andreas Bießmann3432a932011-06-12 01:49:14 +0000106#define CONFIG_ATMEL_USART
107#define CONFIG_USART_BASE ATMEL_BASE_DBGU
108#define CONFIG_USART_ID 0/* ignored in arm */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100109
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100110/*
111 * Command line configuration.
112 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100113
114/*
115 * Network Driver Setting
116 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200117#define CONFIG_DRIVER_AT91EMAC
118#define CONFIG_SYS_RX_ETH_BUFFER 16
119#define CONFIG_RMII
120#define CONFIG_MII
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100121
122/*
123 * NOR Flash
124 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200125#define CONFIG_FLASH_CFI_DRIVER
126#define CONFIG_SYS_FLASH_CFI
127#define CONFIG_SYS_FLASH_BASE 0x10000000
128#define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE
129#define PHYS_FLASH_SIZE SZ_8M
130#define CONFIG_SYS_MAX_FLASH_BANKS 1
131#define CONFIG_SYS_MAX_FLASH_SECT 256
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100132#define CONFIG_SYS_FLASH_PROTECTION
133
134/*
Andreas Bießmann3b835222010-10-18 22:58:31 +0200135 * USB Config
136 */
137#define CONFIG_USB_ATMEL 1
Bo Shendcd2f1a2013-10-21 16:14:00 +0800138#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Andreas Bießmann3b835222010-10-18 22:58:31 +0200139#define CONFIG_USB_OHCI_NEW 1
Andreas Bießmann3b835222010-10-18 22:58:31 +0200140
141#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
Jens Scharsig80733992011-02-19 06:17:02 +0000142#define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE
Andreas Bießmann3b835222010-10-18 22:58:31 +0200143#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
144#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
145
146/*
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100147 * Environment Settings
148 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100149
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100150/*
151 * after u-boot.bin
152 */
153#define CONFIG_ENV_ADDR \
154 (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200155#define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100156/* The following #defines are needed to get flash environment right */
157#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200158#define CONFIG_SYS_MONITOR_LEN SZ_256K
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100159
160/*
161 * Boot option
162 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100163
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200164/* default load address */
165#define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M
166#define CONFIG_ENV_OVERWRITE
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100167
168/*
169 * Shell Settings
170 */
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100171
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100172/*
173 * Size of malloc() pool
174 */
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200175#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \
176 SZ_4K)
Ulf Samuelssoncb82a532009-03-27 23:26:43 +0100177
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200178#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200179 - GENERATED_GBL_DATA_SIZE)
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200180
Andreas Bießmann99fa97e2010-10-18 22:58:29 +0200181#endif /* __AT91RM9200EK_CONFIG_H__ */