Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 1 | /* |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 2 | * Copyright (C) 2010 Andreas Bießmann <biessmann.devel@googlemail.com> |
| 3 | * |
| 4 | * based on previous work by |
| 5 | * |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 6 | * Ulf Samuelsson <ulf@atmel.com> |
| 7 | * Rick Bronson <rick@efn.org> |
| 8 | * |
| 9 | * Configuration settings for the AT91RM9200EK board. |
| 10 | * |
Wolfgang Denk | 1a45966 | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 11 | * SPDX-License-Identifier: GPL-2.0+ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 12 | */ |
| 13 | |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 14 | #ifndef __AT91RM9200EK_CONFIG_H__ |
| 15 | #define __AT91RM9200EK_CONFIG_H__ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 16 | |
Alexey Brodkin | 1ace402 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 17 | #include <linux/sizes.h> |
Jens Scharsig | 425de62 | 2010-02-03 22:45:42 +0100 | [diff] [blame] | 18 | |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 19 | /* |
Andreas Bießmann | 3a4ff8b | 2010-11-30 09:45:03 +0000 | [diff] [blame] | 20 | * set some initial configurations depending on configure target |
| 21 | * |
| 22 | * at91rm9200ek_config -> boot from 0x0 in NOR Flash at CS0 |
| 23 | * at91rm9200ek_ram_config -> continue booting from 0x20100000 in RAM; lowlevel |
| 24 | * initialisation was done by some preloader |
| 25 | */ |
| 26 | #ifdef CONFIG_RAMBOOT |
| 27 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Andreas Bießmann | 3a4ff8b | 2010-11-30 09:45:03 +0000 | [diff] [blame] | 28 | #endif |
| 29 | |
| 30 | /* |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 31 | * AT91C_XTAL_CLOCK is the frequency of external xtal in hertz |
| 32 | * AT91C_MAIN_CLOCK is the frequency of PLLA output |
| 33 | * AT91C_MASTER_CLOCK is the peripherial clock |
| 34 | * CONFIG_SYS_HZ_CLOCK is the value for CCR in tc0 (divider 2 is implicitely |
| 35 | * set in arch/arm/cpu/arm920t/at91/timer.c) |
| 36 | * CONFIG_SYS_HZ is the tick rate for timer tc0 |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 37 | */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 38 | #define AT91C_XTAL_CLOCK 18432000 |
Andreas Bießmann | 6a372e9 | 2011-06-12 01:49:12 +0000 | [diff] [blame] | 39 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 40 | #define AT91C_MAIN_CLOCK ((AT91C_XTAL_CLOCK / 4) * 39) |
| 41 | #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3 ) |
| 42 | #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2) |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 43 | |
| 44 | /* CPU configuration */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 45 | #define CONFIG_AT91RM9200 |
| 46 | #define CONFIG_AT91RM9200EK |
| 47 | #define CONFIG_CPUAT91 |
| 48 | #define USE_920T_MMU |
| 49 | |
Andreas Bießmann | 6a372e9 | 2011-06-12 01:49:12 +0000 | [diff] [blame] | 50 | #include <asm/hardware.h> /* needed for port definitions */ |
| 51 | |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 52 | #define CONFIG_CMDLINE_TAG |
| 53 | #define CONFIG_SETUP_MEMORY_TAGS |
| 54 | #define CONFIG_INITRD_TAG |
| 55 | |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 56 | /* |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 57 | * Memory Configuration |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 58 | */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 59 | #define CONFIG_NR_DRAM_BANKS 1 |
| 60 | #define CONFIG_SYS_SDRAM_BASE 0x20000000 |
| 61 | #define CONFIG_SYS_SDRAM_SIZE SZ_32M |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 62 | |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 63 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE |
| 64 | #define CONFIG_SYS_MEMTEST_END \ |
| 65 | (CONFIG_SYS_MEMTEST_START + CONFIG_SYS_SDRAM_SIZE - SZ_256K) |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 66 | |
| 67 | /* |
| 68 | * LowLevel Init |
| 69 | */ |
| 70 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_USE_MAIN_OSCILLATOR |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 72 | /* flash */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 73 | #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000 |
| 74 | #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */ |
| 75 | |
| 76 | /* clocks */ |
| 77 | #define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */ |
| 78 | #define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */ |
| 79 | /* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */ |
| 80 | #define CONFIG_SYS_MCKR_VAL 0x00000202 |
| 81 | |
| 82 | /* sdram */ |
| 83 | #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */ |
| 84 | #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000 |
| 85 | #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000 |
| 86 | #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */ |
| 87 | #define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_SDRAM CONFIG_SYS_SDRAM_BASE /* address of the SDRAM */ |
Andreas Bießmann | 066df1a | 2010-12-04 11:31:46 +0000 | [diff] [blame] | 89 | #define CONFIG_SYS_SDRAM1 (CONFIG_SYS_SDRAM_BASE+0x80) |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 90 | #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */ |
| 91 | #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */ |
| 92 | #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */ |
| 93 | #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */ |
| 94 | #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */ |
| 95 | #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 96 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
| 97 | |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 98 | /* |
| 99 | * Hardware drivers |
| 100 | */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 101 | /* |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 102 | * Choose a USART for serial console |
| 103 | * CONFIG_DBGU is DBGU unit on J10 |
| 104 | * CONFIG_USART1 is USART1 on J14 |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 105 | */ |
Andreas Bießmann | 3432a93 | 2011-06-12 01:49:14 +0000 | [diff] [blame] | 106 | #define CONFIG_ATMEL_USART |
| 107 | #define CONFIG_USART_BASE ATMEL_BASE_DBGU |
| 108 | #define CONFIG_USART_ID 0/* ignored in arm */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 109 | |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 110 | /* |
| 111 | * Command line configuration. |
| 112 | */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * Network Driver Setting |
| 116 | */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 117 | #define CONFIG_DRIVER_AT91EMAC |
| 118 | #define CONFIG_SYS_RX_ETH_BUFFER 16 |
| 119 | #define CONFIG_RMII |
| 120 | #define CONFIG_MII |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 121 | |
| 122 | /* |
| 123 | * NOR Flash |
| 124 | */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 125 | #define CONFIG_FLASH_CFI_DRIVER |
| 126 | #define CONFIG_SYS_FLASH_CFI |
| 127 | #define CONFIG_SYS_FLASH_BASE 0x10000000 |
| 128 | #define PHYS_FLASH_1 CONFIG_SYS_FLASH_BASE |
| 129 | #define PHYS_FLASH_SIZE SZ_8M |
| 130 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 131 | #define CONFIG_SYS_MAX_FLASH_SECT 256 |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 132 | #define CONFIG_SYS_FLASH_PROTECTION |
| 133 | |
| 134 | /* |
Andreas Bießmann | 3b83522 | 2010-10-18 22:58:31 +0200 | [diff] [blame] | 135 | * USB Config |
| 136 | */ |
| 137 | #define CONFIG_USB_ATMEL 1 |
Bo Shen | dcd2f1a | 2013-10-21 16:14:00 +0800 | [diff] [blame] | 138 | #define CONFIG_USB_ATMEL_CLK_SEL_PLLB |
Andreas Bießmann | 3b83522 | 2010-10-18 22:58:31 +0200 | [diff] [blame] | 139 | #define CONFIG_USB_OHCI_NEW 1 |
Andreas Bießmann | 3b83522 | 2010-10-18 22:58:31 +0200 | [diff] [blame] | 140 | |
| 141 | #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 |
Jens Scharsig | 8073399 | 2011-02-19 06:17:02 +0000 | [diff] [blame] | 142 | #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_USB_HOST_BASE |
Andreas Bießmann | 3b83522 | 2010-10-18 22:58:31 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200" |
| 144 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 145 | |
| 146 | /* |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 147 | * Environment Settings |
| 148 | */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 149 | |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 150 | /* |
| 151 | * after u-boot.bin |
| 152 | */ |
| 153 | #define CONFIG_ENV_ADDR \ |
| 154 | (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 155 | #define CONFIG_ENV_SIZE SZ_64K /* sectors are 64K here */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 156 | /* The following #defines are needed to get flash environment right */ |
| 157 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_MONITOR_LEN SZ_256K |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 159 | |
| 160 | /* |
| 161 | * Boot option |
| 162 | */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 163 | |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 164 | /* default load address */ |
| 165 | #define CONFIG_SYS_LOAD_ADDR CONFIG_SYS_SDRAM_BASE + SZ_16M |
| 166 | #define CONFIG_ENV_OVERWRITE |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 167 | |
| 168 | /* |
| 169 | * Shell Settings |
| 170 | */ |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 171 | |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 172 | /* |
| 173 | * Size of malloc() pool |
| 174 | */ |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + SZ_128K, \ |
| 176 | SZ_4K) |
Ulf Samuelsson | cb82a53 | 2009-03-27 23:26:43 +0100 | [diff] [blame] | 177 | |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + SZ_4K \ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 179 | - GENERATED_GBL_DATA_SIZE) |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 180 | |
Andreas Bießmann | 99fa97e | 2010-10-18 22:58:29 +0200 | [diff] [blame] | 181 | #endif /* __AT91RM9200EK_CONFIG_H__ */ |