blob: d93cdafb146838a0d31df33615fbd9ccddb17e64 [file] [log] [blame]
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000014#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig425de622010-02-03 22:45:42 +010015
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020016/* ARM asynchronous clock */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000017#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
18#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020019
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000020#define CONFIG_AT91SAM9M10G45EK
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020021
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000022#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
23#define CONFIG_SETUP_MEMORY_TAGS
24#define CONFIG_INITRD_TAG
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020025#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000026
27/* general purpose I/O */
28#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020029
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020030/* LCD */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020031#define LCD_BPP LCD_COLOR8
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000032#define CONFIG_LCD_LOGO
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020033#undef LCD_TEST_PATTERN
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000034#define CONFIG_LCD_INFO
35#define CONFIG_LCD_INFO_BELOW_LOGO
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000036#define CONFIG_ATMEL_LCD
37#define CONFIG_ATMEL_LCD_RGB565
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020038/* board specific(not enough SRAM) */
39#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
40
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020041/*
42 * BOOTP options
43 */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000044#define CONFIG_BOOTP_BOOTFILESIZE
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020045
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020046/* SDRAM */
47#define CONFIG_NR_DRAM_BANKS 1
Wenyou Yange61ed482017-09-14 11:07:42 +080048#define CONFIG_SYS_SDRAM_BASE 0x70000000
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000049#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020050
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000051#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang59b37122017-04-18 15:15:48 +080052 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020053
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020054/* NAND flash */
55#ifdef CONFIG_CMD_NAND
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020056#define CONFIG_NAND_ATMEL
57#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000058#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
59#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020060/* our ALE is AD21 */
61#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
62/* our CLE is AD22 */
63#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
64#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
65#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +020066
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020067#endif
68
69/* Ethernet */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000070#define CONFIG_RESET_PHY_R
Heiko Schocher4535a242013-11-18 08:07:23 +010071#define CONFIG_AT91_WANTS_COMMON_PHY
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020072
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000073#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020074
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000075#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
76#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020077
Wenyou Yang55415432017-09-14 11:07:44 +080078#ifdef CONFIG_NAND_BOOT
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000079/* bootstrap + u-boot + env in nandflash */
Wenyou Yang59b37122017-04-18 15:15:48 +080080#define CONFIG_ENV_OFFSET 0x120000
Bo Shen0c58cfa2013-02-20 00:16:25 +000081#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000082#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020083
Bo Shen0c58cfa2013-02-20 00:16:25 +000084#define CONFIG_BOOTCOMMAND \
85 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000086 "bootm 0x70000000"
Wenyou Yang55415432017-09-14 11:07:44 +080087#elif CONFIG_SD_BOOT
Wu, Josh9637a1b2014-05-21 10:42:16 +080088/* bootstrap + u-boot + env + linux in mmc */
Wu, Josh9637a1b2014-05-21 10:42:16 +080089#define CONFIG_ENV_SIZE 0x4000
90
Wu, Josh9637a1b2014-05-21 10:42:16 +080091#define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
92 "fatload mmc 0:1 0x72000000 zImage; " \
93 "bootz 0x72000000 - 0x71000000"
94#endif
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020095
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020096/*
97 * Size of malloc() pool
98 */
99#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200100
Bo Shen41d41a92015-03-27 14:23:34 +0800101/* Defines for SPL */
Bo Shen41d41a92015-03-27 14:23:34 +0800102#define CONFIG_SPL_TEXT_BASE 0x300000
103#define CONFIG_SPL_MAX_SIZE 0x010000
104#define CONFIG_SPL_STACK 0x310000
105
Bo Shen41d41a92015-03-27 14:23:34 +0800106#define CONFIG_SYS_MONITOR_LEN 0x80000
107
Wenyou Yang55415432017-09-14 11:07:44 +0800108#ifdef CONFIG_SD_BOOT
Bo Shen41d41a92015-03-27 14:23:34 +0800109
110#define CONFIG_SPL_BSS_START_ADDR 0x70000000
111#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
112#define CONFIG_SYS_SPL_MALLOC_START 0x70080000
113#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
114
Bo Shen41d41a92015-03-27 14:23:34 +0800115#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
116#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shen41d41a92015-03-27 14:23:34 +0800117
Wenyou Yang55415432017-09-14 11:07:44 +0800118#elif CONFIG_NAND_BOOT
Bo Shen41d41a92015-03-27 14:23:34 +0800119#define CONFIG_SPL_NAND_DRIVERS
120#define CONFIG_SPL_NAND_BASE
121#define CONFIG_SPL_NAND_ECC
122#define CONFIG_SPL_NAND_SOFTECC
123#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
124#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
125#define CONFIG_SYS_NAND_5_ADDR_CYCLE
126
127#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
128#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
129#define CONFIG_SYS_NAND_PAGE_COUNT 64
130#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
131#define CONFIG_SYS_NAND_ECCSIZE 256
132#define CONFIG_SYS_NAND_ECCBYTES 3
133#define CONFIG_SYS_NAND_OOBSIZE 64
134#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
135 48, 49, 50, 51, 52, 53, 54, 55, \
136 56, 57, 58, 59, 60, 61, 62, 63, }
137#endif
138
139#define CONFIG_SPL_ATMEL_SIZE
140#define CONFIG_SYS_MASTER_CLOCK 132096000
141#define CONFIG_SYS_AT91_PLLA 0x20c73f03
142#define CONFIG_SYS_MCKR 0x1301
143#define CONFIG_SYS_MCKR_CSS 0x1302
144
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200145#endif