wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 1 | /* |
Dipen Dudhat | beba93e | 2011-01-19 12:46:27 +0530 | [diff] [blame] | 2 | * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc. |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 3 | * |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 4 | * (C) Copyright 2003 Motorola Inc. |
| 5 | * Xianghua Xiao, (X.Xiao@motorola.com) |
| 6 | * |
| 7 | * (C) Copyright 2000 |
| 8 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 9 | * |
| 10 | * See file CREDITS for list of people who contributed to this |
| 11 | * project. |
| 12 | * |
| 13 | * This program is free software; you can redistribute it and/or |
| 14 | * modify it under the terms of the GNU General Public License as |
| 15 | * published by the Free Software Foundation; either version 2 of |
| 16 | * the License, or (at your option) any later version. |
| 17 | * |
| 18 | * This program is distributed in the hope that it will be useful, |
| 19 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 20 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 21 | * GNU General Public License for more details. |
| 22 | * |
| 23 | * You should have received a copy of the GNU General Public License |
| 24 | * along with this program; if not, write to the Free Software |
| 25 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 26 | * MA 02111-1307 USA |
| 27 | */ |
| 28 | |
| 29 | #include <common.h> |
| 30 | #include <ppc_asm.tmpl> |
Haiying Wang | a52d2f8 | 2011-02-11 01:25:30 -0600 | [diff] [blame] | 31 | #include <linux/compiler.h> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 32 | #include <asm/processor.h> |
Trent Piepho | ada591d | 2008-12-03 15:16:37 -0800 | [diff] [blame] | 33 | #include <asm/io.h> |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 34 | |
Wolfgang Denk | d87080b | 2006-03-31 18:32:53 +0200 | [diff] [blame] | 35 | DECLARE_GLOBAL_DATA_PTR; |
| 36 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 37 | /* --------------------------------------------------------------- */ |
| 38 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 39 | void get_sys_info (sys_info_t * sysInfo) |
| 40 | { |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 41 | volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); |
Kumar Gala | 800c73c | 2012-10-08 07:44:06 +0000 | [diff] [blame] | 42 | #ifdef CONFIG_FSL_IFC |
| 43 | struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR; |
| 44 | u32 ccr; |
| 45 | #endif |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 46 | #ifdef CONFIG_FSL_CORENET |
| 47 | volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR); |
Timur Tabi | fbb9ecf | 2011-08-05 16:15:24 -0500 | [diff] [blame] | 48 | unsigned int cpu; |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 49 | |
| 50 | const u8 core_cplx_PLL[16] = { |
| 51 | [ 0] = 0, /* CC1 PPL / 1 */ |
| 52 | [ 1] = 0, /* CC1 PPL / 2 */ |
| 53 | [ 2] = 0, /* CC1 PPL / 4 */ |
| 54 | [ 4] = 1, /* CC2 PPL / 1 */ |
| 55 | [ 5] = 1, /* CC2 PPL / 2 */ |
| 56 | [ 6] = 1, /* CC2 PPL / 4 */ |
| 57 | [ 8] = 2, /* CC3 PPL / 1 */ |
| 58 | [ 9] = 2, /* CC3 PPL / 2 */ |
| 59 | [10] = 2, /* CC3 PPL / 4 */ |
| 60 | [12] = 3, /* CC4 PPL / 1 */ |
| 61 | [13] = 3, /* CC4 PPL / 2 */ |
| 62 | [14] = 3, /* CC4 PPL / 4 */ |
| 63 | }; |
| 64 | |
| 65 | const u8 core_cplx_PLL_div[16] = { |
| 66 | [ 0] = 1, /* CC1 PPL / 1 */ |
| 67 | [ 1] = 2, /* CC1 PPL / 2 */ |
| 68 | [ 2] = 4, /* CC1 PPL / 4 */ |
| 69 | [ 4] = 1, /* CC2 PPL / 1 */ |
| 70 | [ 5] = 2, /* CC2 PPL / 2 */ |
| 71 | [ 6] = 4, /* CC2 PPL / 4 */ |
| 72 | [ 8] = 1, /* CC3 PPL / 1 */ |
| 73 | [ 9] = 2, /* CC3 PPL / 2 */ |
| 74 | [10] = 4, /* CC3 PPL / 4 */ |
| 75 | [12] = 1, /* CC4 PPL / 1 */ |
| 76 | [13] = 2, /* CC4 PPL / 2 */ |
| 77 | [14] = 4, /* CC4 PPL / 4 */ |
| 78 | }; |
York Sun | 9a653a9 | 2012-10-08 07:44:11 +0000 | [diff] [blame] | 79 | uint i, freqCC_PLL[6], rcw_tmp; |
| 80 | uint ratio[6]; |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 81 | unsigned long sysclk = CONFIG_SYS_CLK_FREQ; |
Srikanth Srinivasan | ab48ca1 | 2010-02-10 17:32:43 +0800 | [diff] [blame] | 82 | uint mem_pll_rat; |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 83 | |
| 84 | sysInfo->freqSystemBus = sysclk; |
York Sun | 98ffa19 | 2012-10-08 07:44:31 +0000 | [diff] [blame] | 85 | #ifdef CONFIG_DDR_CLK_FREQ |
| 86 | sysInfo->freqDDRBus = CONFIG_DDR_CLK_FREQ; |
| 87 | #else |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 88 | sysInfo->freqDDRBus = sysclk; |
York Sun | 98ffa19 | 2012-10-08 07:44:31 +0000 | [diff] [blame] | 89 | #endif |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 90 | |
James Yang | 93cedc7 | 2010-01-12 15:50:18 -0600 | [diff] [blame] | 91 | sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f; |
York Sun | f77329c | 2012-10-08 07:44:09 +0000 | [diff] [blame] | 92 | mem_pll_rat = (in_be32(&gur->rcwsr[0]) >> |
| 93 | FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT) |
| 94 | & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK; |
Srikanth Srinivasan | ab48ca1 | 2010-02-10 17:32:43 +0800 | [diff] [blame] | 95 | if (mem_pll_rat > 2) |
| 96 | sysInfo->freqDDRBus *= mem_pll_rat; |
| 97 | else |
| 98 | sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat; |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 99 | |
Srikanth Srinivasan | ab48ca1 | 2010-02-10 17:32:43 +0800 | [diff] [blame] | 100 | ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f; |
| 101 | ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f; |
| 102 | ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f; |
| 103 | ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f; |
York Sun | 9a653a9 | 2012-10-08 07:44:11 +0000 | [diff] [blame] | 104 | ratio[4] = (in_be32(&clk->pllc5gsr) >> 1) & 0x3f; |
| 105 | ratio[5] = (in_be32(&clk->pllc6gsr) >> 1) & 0x3f; |
| 106 | for (i = 0; i < 6; i++) { |
Srikanth Srinivasan | ab48ca1 | 2010-02-10 17:32:43 +0800 | [diff] [blame] | 107 | if (ratio[i] > 4) |
| 108 | freqCC_PLL[i] = sysclk * ratio[i]; |
| 109 | else |
| 110 | freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i]; |
| 111 | } |
York Sun | 9a653a9 | 2012-10-08 07:44:11 +0000 | [diff] [blame] | 112 | #ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2 |
| 113 | /* |
| 114 | * Each cluster has up to 4 cores, sharing the same PLL selection. |
| 115 | * The cluster assignment is fixed per SoC. There is no way identify the |
| 116 | * assignment so far, presuming the "first configuration" which is to |
| 117 | * fill the lower cluster group first before moving up to next group. |
| 118 | * PLL1, PLL2, PLL3 are cluster group A, feeding core 0~3 on cluster 1 |
| 119 | * and core 4~7 on cluster 2 |
| 120 | * PLL4, PLL5, PLL6 are cluster group B, feeding core 8~11 on cluster 3 |
| 121 | * and core 12~15 on cluster 4 if existing |
| 122 | */ |
| 123 | for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) { |
| 124 | u32 c_pll_sel = (in_be32(&clk->clkc0csr + (cpu / 4) * 8) >> 27) |
| 125 | & 0xf; |
| 126 | u32 cplx_pll = core_cplx_PLL[c_pll_sel]; |
| 127 | if (cplx_pll > 3) |
| 128 | printf("Unsupported architecture configuration" |
| 129 | " in function %s\n", __func__); |
| 130 | cplx_pll += (cpu / 8) * 3; |
| 131 | |
| 132 | sysInfo->freqProcessor[cpu] = |
| 133 | freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel]; |
| 134 | } |
| 135 | #define PME_CLK_SEL 0xe0000000 |
| 136 | #define PME_CLK_SHIFT 29 |
| 137 | #define FM1_CLK_SEL 0x1c000000 |
| 138 | #define FM1_CLK_SHIFT 26 |
| 139 | rcw_tmp = in_be32(&gur->rcwsr[7]); |
| 140 | |
| 141 | #ifdef CONFIG_SYS_DPAA_PME |
| 142 | switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) { |
| 143 | case 1: |
| 144 | sysInfo->freqPME = freqCC_PLL[0]; |
| 145 | break; |
| 146 | case 2: |
| 147 | sysInfo->freqPME = freqCC_PLL[0] / 2; |
| 148 | break; |
| 149 | case 3: |
| 150 | sysInfo->freqPME = freqCC_PLL[0] / 3; |
| 151 | break; |
| 152 | case 4: |
| 153 | sysInfo->freqPME = freqCC_PLL[0] / 4; |
| 154 | break; |
| 155 | case 6: |
| 156 | sysInfo->freqPME = freqCC_PLL[1] / 2; |
| 157 | break; |
| 158 | case 7: |
| 159 | sysInfo->freqPME = freqCC_PLL[1] / 3; |
| 160 | break; |
| 161 | default: |
| 162 | printf("Error: Unknown PME clock select!\n"); |
| 163 | case 0: |
| 164 | sysInfo->freqPME = sysInfo->freqSystemBus / 2; |
| 165 | break; |
| 166 | |
| 167 | } |
| 168 | #endif |
| 169 | |
Haiying Wang | 990e1a8 | 2012-10-11 07:13:39 +0000 | [diff] [blame] | 170 | #ifdef CONFIG_SYS_DPAA_QBMAN |
| 171 | sysInfo->freqQMAN = sysInfo->freqSystemBus / 2; |
| 172 | #endif |
| 173 | |
York Sun | 9a653a9 | 2012-10-08 07:44:11 +0000 | [diff] [blame] | 174 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 175 | switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) { |
| 176 | case 1: |
| 177 | sysInfo->freqFMan[0] = freqCC_PLL[3]; |
| 178 | break; |
| 179 | case 2: |
| 180 | sysInfo->freqFMan[0] = freqCC_PLL[3] / 2; |
| 181 | break; |
| 182 | case 3: |
| 183 | sysInfo->freqFMan[0] = freqCC_PLL[3] / 3; |
| 184 | break; |
| 185 | case 4: |
| 186 | sysInfo->freqFMan[0] = freqCC_PLL[3] / 4; |
| 187 | break; |
| 188 | case 6: |
| 189 | sysInfo->freqFMan[0] = freqCC_PLL[4] / 2; |
| 190 | break; |
| 191 | case 7: |
| 192 | sysInfo->freqFMan[0] = freqCC_PLL[4] / 3; |
| 193 | break; |
| 194 | default: |
| 195 | printf("Error: Unknown FMan1 clock select!\n"); |
| 196 | case 0: |
| 197 | sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2; |
| 198 | break; |
| 199 | } |
| 200 | #if (CONFIG_SYS_NUM_FMAN) == 2 |
| 201 | #define FM2_CLK_SEL 0x00000038 |
| 202 | #define FM2_CLK_SHIFT 3 |
| 203 | rcw_tmp = in_be32(&gur->rcwsr[15]); |
| 204 | switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) { |
| 205 | case 1: |
| 206 | sysInfo->freqFMan[1] = freqCC_PLL[4]; |
| 207 | break; |
| 208 | case 2: |
| 209 | sysInfo->freqFMan[1] = freqCC_PLL[4] / 2; |
| 210 | break; |
| 211 | case 3: |
| 212 | sysInfo->freqFMan[1] = freqCC_PLL[4] / 3; |
| 213 | break; |
| 214 | case 4: |
| 215 | sysInfo->freqFMan[1] = freqCC_PLL[4] / 4; |
| 216 | break; |
| 217 | case 6: |
| 218 | sysInfo->freqFMan[1] = freqCC_PLL[3] / 2; |
| 219 | break; |
| 220 | case 7: |
| 221 | sysInfo->freqFMan[1] = freqCC_PLL[3] / 3; |
| 222 | break; |
| 223 | default: |
| 224 | printf("Error: Unknown FMan2 clock select!\n"); |
| 225 | case 0: |
| 226 | sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2; |
| 227 | break; |
| 228 | } |
| 229 | #endif /* CONFIG_SYS_NUM_FMAN == 2 */ |
| 230 | #endif /* CONFIG_SYS_DPAA_FMAN */ |
| 231 | |
| 232 | #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ |
| 233 | |
Timur Tabi | fbb9ecf | 2011-08-05 16:15:24 -0500 | [diff] [blame] | 234 | for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) { |
| 235 | u32 c_pll_sel = (in_be32(&clk->clkc0csr + cpu*8) >> 27) & 0xf; |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 236 | u32 cplx_pll = core_cplx_PLL[c_pll_sel]; |
| 237 | |
Timur Tabi | fbb9ecf | 2011-08-05 16:15:24 -0500 | [diff] [blame] | 238 | sysInfo->freqProcessor[cpu] = |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 239 | freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel]; |
| 240 | } |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 241 | #define PME_CLK_SEL 0x80000000 |
| 242 | #define FM1_CLK_SEL 0x40000000 |
| 243 | #define FM2_CLK_SEL 0x20000000 |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 244 | #define HWA_ASYNC_DIV 0x04000000 |
| 245 | #if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2) |
| 246 | #define HWA_CC_PLL 1 |
Timur Tabi | 4905443 | 2012-10-05 11:09:19 +0000 | [diff] [blame] | 247 | #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3) |
| 248 | #define HWA_CC_PLL 2 |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 249 | #elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4) |
Wolfgang Denk | cd6881b | 2011-05-19 22:21:41 +0200 | [diff] [blame] | 250 | #define HWA_CC_PLL 2 |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 251 | #else |
| 252 | #error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case |
| 253 | #endif |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 254 | rcw_tmp = in_be32(&gur->rcwsr[7]); |
| 255 | |
| 256 | #ifdef CONFIG_SYS_DPAA_PME |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 257 | if (rcw_tmp & PME_CLK_SEL) { |
| 258 | if (rcw_tmp & HWA_ASYNC_DIV) |
| 259 | sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4; |
| 260 | else |
| 261 | sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2; |
| 262 | } else { |
Kumar Gala | 693416f | 2010-01-25 11:01:51 -0600 | [diff] [blame] | 263 | sysInfo->freqPME = sysInfo->freqSystemBus / 2; |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 264 | } |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 265 | #endif |
| 266 | |
| 267 | #ifdef CONFIG_SYS_DPAA_FMAN |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 268 | if (rcw_tmp & FM1_CLK_SEL) { |
| 269 | if (rcw_tmp & HWA_ASYNC_DIV) |
| 270 | sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4; |
| 271 | else |
| 272 | sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2; |
| 273 | } else { |
Kumar Gala | 693416f | 2010-01-25 11:01:51 -0600 | [diff] [blame] | 274 | sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2; |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 275 | } |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 276 | #if (CONFIG_SYS_NUM_FMAN) == 2 |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 277 | if (rcw_tmp & FM2_CLK_SEL) { |
| 278 | if (rcw_tmp & HWA_ASYNC_DIV) |
| 279 | sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4; |
| 280 | else |
| 281 | sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2; |
| 282 | } else { |
Kumar Gala | 693416f | 2010-01-25 11:01:51 -0600 | [diff] [blame] | 283 | sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2; |
Kumar Gala | b5c8753 | 2011-02-16 02:03:29 -0600 | [diff] [blame] | 284 | } |
Kumar Gala | 39aaca1 | 2009-03-19 02:46:19 -0500 | [diff] [blame] | 285 | #endif |
| 286 | #endif |
| 287 | |
York Sun | 9a653a9 | 2012-10-08 07:44:11 +0000 | [diff] [blame] | 288 | #endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ |
| 289 | |
| 290 | #else /* CONFIG_FSL_CORENET */ |
| 291 | uint plat_ratio, e500_ratio, half_freqSystemBus; |
Haiying Wang | 2fc7eb0 | 2009-01-15 11:58:35 -0500 | [diff] [blame] | 292 | int i; |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 293 | #ifdef CONFIG_QE |
Haiying Wang | a52d2f8 | 2011-02-11 01:25:30 -0600 | [diff] [blame] | 294 | __maybe_unused u32 qe_ratio; |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 295 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 296 | |
| 297 | plat_ratio = (gur->porpllsr) & 0x0000003e; |
| 298 | plat_ratio >>= 1; |
Andy Fleming | 66ed6cc | 2007-04-23 02:37:47 -0500 | [diff] [blame] | 299 | sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ; |
Andy Fleming | 66ed6cc | 2007-04-23 02:37:47 -0500 | [diff] [blame] | 300 | |
| 301 | /* Divide before multiply to avoid integer |
| 302 | * overflow for processor speeds above 2GHz */ |
| 303 | half_freqSystemBus = sysInfo->freqSystemBus/2; |
Poonam Aggrwal | 0e87098 | 2009-07-31 12:08:14 +0530 | [diff] [blame] | 304 | for (i = 0; i < cpu_numcores(); i++) { |
Haiying Wang | 2fc7eb0 | 2009-01-15 11:58:35 -0500 | [diff] [blame] | 305 | e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f; |
| 306 | sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus; |
| 307 | } |
James Yang | a3e77fa | 2008-02-08 18:05:08 -0600 | [diff] [blame] | 308 | |
| 309 | /* Note: freqDDRBus is the MCLK frequency, not the data rate. */ |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 310 | sysInfo->freqDDRBus = sysInfo->freqSystemBus; |
| 311 | |
| 312 | #ifdef CONFIG_DDR_CLK_FREQ |
| 313 | { |
Jason Jin | c039111 | 2008-09-27 14:40:57 +0800 | [diff] [blame] | 314 | u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO) |
| 315 | >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT; |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 316 | if (ddr_ratio != 0x7) |
| 317 | sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ; |
| 318 | } |
| 319 | #endif |
Trent Piepho | ada591d | 2008-12-03 15:16:37 -0800 | [diff] [blame] | 320 | |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 321 | #ifdef CONFIG_QE |
York Sun | be7bebe | 2012-08-10 11:07:26 +0000 | [diff] [blame] | 322 | #if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025) |
Haiying Wang | a52d2f8 | 2011-02-11 01:25:30 -0600 | [diff] [blame] | 323 | sysInfo->freqQE = sysInfo->freqSystemBus; |
| 324 | #else |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 325 | qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO) |
| 326 | >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT; |
| 327 | sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ; |
| 328 | #endif |
Haiying Wang | a52d2f8 | 2011-02-11 01:25:30 -0600 | [diff] [blame] | 329 | #endif |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 330 | |
Haiying Wang | 24995d8 | 2011-01-20 22:26:31 +0000 | [diff] [blame] | 331 | #ifdef CONFIG_SYS_DPAA_FMAN |
Kumar Gala | 939cdcd | 2011-03-10 06:09:20 -0600 | [diff] [blame] | 332 | sysInfo->freqFMan[0] = sysInfo->freqSystemBus; |
Haiying Wang | 24995d8 | 2011-01-20 22:26:31 +0000 | [diff] [blame] | 333 | #endif |
| 334 | |
| 335 | #endif /* CONFIG_FSL_CORENET */ |
| 336 | |
Dipen Dudhat | beba93e | 2011-01-19 12:46:27 +0530 | [diff] [blame] | 337 | #if defined(CONFIG_FSL_LBC) |
York Sun | 9a653a9 | 2012-10-08 07:44:11 +0000 | [diff] [blame] | 338 | uint lcrr_div; |
Trent Piepho | ada591d | 2008-12-03 15:16:37 -0800 | [diff] [blame] | 339 | #if defined(CONFIG_SYS_LBC_LCRR) |
| 340 | /* We will program LCRR to this value later */ |
| 341 | lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV; |
| 342 | #else |
Becky Bruce | f51cdaf | 2010-06-17 11:37:20 -0500 | [diff] [blame] | 343 | lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV; |
Trent Piepho | ada591d | 2008-12-03 15:16:37 -0800 | [diff] [blame] | 344 | #endif |
| 345 | if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) { |
Dave Liu | 0fd2fa6 | 2009-11-17 20:49:05 +0800 | [diff] [blame] | 346 | #if defined(CONFIG_FSL_CORENET) |
| 347 | /* If this is corenet based SoC, bit-representation |
| 348 | * for four times the clock divider values. |
| 349 | */ |
| 350 | lcrr_div *= 4; |
| 351 | #elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \ |
Trent Piepho | ada591d | 2008-12-03 15:16:37 -0800 | [diff] [blame] | 352 | !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560) |
| 353 | /* |
| 354 | * Yes, the entire PQ38 family use the same |
| 355 | * bit-representation for twice the clock divider values. |
| 356 | */ |
| 357 | lcrr_div *= 2; |
| 358 | #endif |
| 359 | sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div; |
| 360 | } else { |
| 361 | /* In case anyone cares what the unknown value is */ |
| 362 | sysInfo->freqLocalBus = lcrr_div; |
| 363 | } |
Dipen Dudhat | beba93e | 2011-01-19 12:46:27 +0530 | [diff] [blame] | 364 | #endif |
Kumar Gala | 800c73c | 2012-10-08 07:44:06 +0000 | [diff] [blame] | 365 | |
| 366 | #if defined(CONFIG_FSL_IFC) |
| 367 | ccr = in_be32(&ifc_regs->ifc_ccr); |
| 368 | ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1; |
| 369 | |
| 370 | sysInfo->freqLocalBus = sysInfo->freqSystemBus / ccr; |
| 371 | #endif |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 372 | } |
| 373 | |
Andy Fleming | 66ed6cc | 2007-04-23 02:37:47 -0500 | [diff] [blame] | 374 | |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 375 | int get_clocks (void) |
| 376 | { |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 377 | sys_info_t sys_info; |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 378 | #ifdef CONFIG_MPC8544 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR; |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 380 | #endif |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 381 | #if defined(CONFIG_CPM2) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 382 | volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 383 | uint sccr, dfbrg; |
| 384 | |
| 385 | /* set VCO = 4 * BRG */ |
Kumar Gala | aafeefb | 2007-11-28 00:36:33 -0600 | [diff] [blame] | 386 | cpm->im_cpm_intctl.sccr &= 0xfffffffc; |
| 387 | sccr = cpm->im_cpm_intctl.sccr; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 388 | dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT; |
| 389 | #endif |
| 390 | get_sys_info (&sys_info); |
Haiying Wang | 2fc7eb0 | 2009-01-15 11:58:35 -0500 | [diff] [blame] | 391 | gd->cpu_clk = sys_info.freqProcessor[0]; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 392 | gd->bus_clk = sys_info.freqSystemBus; |
James Yang | a3e77fa | 2008-02-08 18:05:08 -0600 | [diff] [blame] | 393 | gd->mem_clk = sys_info.freqDDRBus; |
Simon Glass | 67ac13b | 2012-12-13 20:48:48 +0000 | [diff] [blame] | 394 | gd->arch.lbc_clk = sys_info.freqLocalBus; |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 395 | |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 396 | #ifdef CONFIG_QE |
| 397 | gd->qe_clk = sys_info.freqQE; |
Simon Glass | 1206c18 | 2012-12-13 20:48:44 +0000 | [diff] [blame] | 398 | gd->arch.brg_clk = gd->qe_clk / 2; |
Haiying Wang | b3d7f20 | 2009-05-20 12:30:29 -0400 | [diff] [blame] | 399 | #endif |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 400 | /* |
| 401 | * The base clock for I2C depends on the actual SOC. Unfortunately, |
| 402 | * there is no pattern that can be used to determine the frequency, so |
| 403 | * the only choice is to look up the actual SOC number and use the value |
| 404 | * for that SOC. This information is taken from application note |
| 405 | * AN2919. |
| 406 | */ |
| 407 | #if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \ |
| 408 | defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555) |
Simon Glass | 609e6ec | 2012-12-13 20:48:49 +0000 | [diff] [blame^] | 409 | gd->arch.i2c1_clk = sys_info.freqSystemBus; |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 410 | #elif defined(CONFIG_MPC8544) |
| 411 | /* |
| 412 | * On the 8544, the I2C clock is the same as the SEC clock. This can be |
| 413 | * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See |
| 414 | * 4.4.3.3 of the 8544 RM. Note that this might actually work for all |
| 415 | * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the |
| 416 | * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544. |
| 417 | */ |
| 418 | if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG) |
Simon Glass | 609e6ec | 2012-12-13 20:48:49 +0000 | [diff] [blame^] | 419 | gd->arch.i2c1_clk = sys_info.freqSystemBus / 3; |
Kumar Gala | 42653b8 | 2008-10-16 21:58:49 -0500 | [diff] [blame] | 420 | else |
Simon Glass | 609e6ec | 2012-12-13 20:48:49 +0000 | [diff] [blame^] | 421 | gd->arch.i2c1_clk = sys_info.freqSystemBus / 2; |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 422 | #else |
| 423 | /* Most 85xx SOCs use CCB/2, so this is the default behavior. */ |
Simon Glass | 609e6ec | 2012-12-13 20:48:49 +0000 | [diff] [blame^] | 424 | gd->arch.i2c1_clk = sys_info.freqSystemBus / 2; |
Timur Tabi | 88353a9 | 2008-04-04 11:15:58 -0500 | [diff] [blame] | 425 | #endif |
Simon Glass | 609e6ec | 2012-12-13 20:48:49 +0000 | [diff] [blame^] | 426 | gd->arch.i2c2_clk = gd->arch.i2c1_clk; |
Timur Tabi | 943afa2 | 2008-01-09 14:35:26 -0600 | [diff] [blame] | 427 | |
Dipen Dudhat | 6b9ea08 | 2009-09-01 17:27:00 +0530 | [diff] [blame] | 428 | #if defined(CONFIG_FSL_ESDHC) |
Priyanka Jain | 7d640e9 | 2011-02-08 15:45:25 +0530 | [diff] [blame] | 429 | #if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\ |
| 430 | defined(CONFIG_P1014) |
Anton Vorontsov | 7f52ed5 | 2009-10-15 17:47:06 +0400 | [diff] [blame] | 431 | gd->sdhc_clk = gd->bus_clk; |
| 432 | #else |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 433 | gd->sdhc_clk = gd->bus_clk / 2; |
| 434 | #endif |
Anton Vorontsov | 7f52ed5 | 2009-10-15 17:47:06 +0400 | [diff] [blame] | 435 | #endif /* defined(CONFIG_FSL_ESDHC) */ |
Kumar Gala | ef50d6c | 2008-08-12 11:14:19 -0500 | [diff] [blame] | 436 | |
Jon Loeliger | 9c4c5ae | 2005-07-23 10:37:35 -0500 | [diff] [blame] | 437 | #if defined(CONFIG_CPM2) |
Simon Glass | 748cd05 | 2012-12-13 20:48:46 +0000 | [diff] [blame] | 438 | gd->arch.vco_out = 2*sys_info.freqSystemBus; |
| 439 | gd->arch.cpm_clk = gd->arch.vco_out / 2; |
| 440 | gd->arch.scc_clk = gd->arch.vco_out / 4; |
| 441 | gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1))); |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 442 | #endif |
| 443 | |
| 444 | if(gd->cpu_clk != 0) return (0); |
| 445 | else return (1); |
| 446 | } |
| 447 | |
| 448 | |
| 449 | /******************************************** |
| 450 | * get_bus_freq |
| 451 | * return system bus freq in Hz |
| 452 | *********************************************/ |
| 453 | ulong get_bus_freq (ulong dummy) |
| 454 | { |
James Yang | a3e77fa | 2008-02-08 18:05:08 -0600 | [diff] [blame] | 455 | return gd->bus_clk; |
wdenk | 42d1f03 | 2003-10-15 23:53:47 +0000 | [diff] [blame] | 456 | } |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 457 | |
| 458 | /******************************************** |
| 459 | * get_ddr_freq |
| 460 | * return ddr bus freq in Hz |
| 461 | *********************************************/ |
| 462 | ulong get_ddr_freq (ulong dummy) |
| 463 | { |
James Yang | a3e77fa | 2008-02-08 18:05:08 -0600 | [diff] [blame] | 464 | return gd->mem_clk; |
Kumar Gala | d435793 | 2007-12-07 04:59:26 -0600 | [diff] [blame] | 465 | } |