blob: af31f700e21f97cf805310ec5978b1cb6c327bc2 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
2 * (C) Copyright 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37#define CONFIG_FLAGADM 1 /* ...on a FLAGA DM */
38#define CONFIG_8xx_GCLK_FREQ 48000000 /*48MHz*/
39
40#undef CONFIG_8xx_CONS_SMC1 /* Console is on SMC1 */
41#define CONFIG_8xx_CONS_SMC2 1
42#undef CONFIG_8xx_CONS_NONE
43
44#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
45#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
46
47#undef CONFIG_CLOCKS_IN_MHZ
48
49#if 0
50#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp"
51#define CONFIG_BOOTCOMMAND \
52 "setenv bootargs root=/dev/ram ip=off panic=1;" \
53 "bootm 40040000 400e0000"
54#else
55#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp panic=1"
56#define CONFIG_BOOTCOMMAND "bootp 0x400000; bootm 0x400000"
57#endif /* 0|1*/
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
60#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
61
62/*#define CONFIG_WATCHDOG*/ /* watchdog enabled */
63#undef CONFIG_WATCHDOG /* watchdog disabled */
64
65#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
66
Jon Loeliger60a08762007-07-07 21:04:26 -050067/*
68 * Command line configuration.
69 */
wdenk0f8c9762002-08-19 11:57:05 +000070
Jon Loeliger60a08762007-07-07 21:04:26 -050071#define CONFIG_CMD_BDI
72#define CONFIG_CMD_IMI
73#define CONFIG_CMD_CACHE
74#define CONFIG_CMD_MEMORY
75#define CONFIG_CMD_FLASH
76#define CONFIG_CMD_LOADB
77#define CONFIG_CMD_LOADS
78#define CONFIG_CMD_ENV
79#define CONFIG_CMD_REGINFO
80#define CONFIG_CMD_IMMAP
81#define CONFIG_CMD_NET
82
wdenk0f8c9762002-08-19 11:57:05 +000083
84/*
85 * Miscellaneous configurable options
86 */
87#define CFG_LONGHELP /* undef to save memory */
88#define CFG_PROMPT "EEG> " /* Monitor Command Prompt */
Jon Loeliger60a08762007-07-07 21:04:26 -050089#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +000090#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
91#else
92#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
93#endif
94#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
95#define CFG_MAXARGS 16 /* max number of command args */
96#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
97
98#define CFG_MEMTEST_START 0x0100000 /* memtest works on */
99#define CFG_MEMTEST_END 0x0f00000 /* 1 ... 15 MB in DRAM */
100
101#define CFG_LOAD_ADDR 0x40040000 /* default load address */
102
103#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
104
105#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
106
107/*
108 * Low Level Configuration Settings
109 * (address mappings, register initial values, etc.)
110 * You should know what you are doing if you make changes here.
111 */
112/*-----------------------------------------------------------------------
113 * Internal Memory Mapped Register
114 */
115#define CFG_IMMR 0xFF000000
116
117/*-----------------------------------------------------------------------
118 * Definitions for initial stack pointer and data area (in DPRAM)
119 */
120#define CFG_INIT_RAM_ADDR CFG_IMMR
121#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
122#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
123#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
124#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
125
126/*-----------------------------------------------------------------------
127 * Start addresses for the final memory configuration
128 * (Set up by the startup code)
129 * Please note that CFG_SDRAM_BASE _must_ start at 0
130 */
131#define CFG_SDRAM_BASE 0x00000000
132#define CFG_FLASH_BASE 0x40000000
133#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
134#define CFG_MONITOR_BASE CFG_FLASH_BASE
135#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
136
137/*
138 * For booting Linux, the board info and command line data
139 * have to be in the first 8 MB of memory, since this is
140 * the maximum mapped by the Linux kernel during initialization.
141 */
142#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
143
144/*-----------------------------------------------------------------------
145 * FLASH organization
146 */
147#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
148#define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
149
150#define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
151#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
152
153#define CFG_ENV_IS_IN_FLASH 1
154/* This is a litlebit wasteful, but one sector is 128kb and we have to
155 * assigne a whole sector for the environment, so that we can safely
156 * erase and write it without disturbing the boot sector
157 */
158#define CFG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
159#define CFG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */
160
161/*-----------------------------------------------------------------------
162 * Cache Configuration
163 */
164#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger60a08762007-07-07 21:04:26 -0500165#if defined(CONFIG_CMD_KGDB)
wdenk0f8c9762002-08-19 11:57:05 +0000166#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
167#endif
168
169/*-----------------------------------------------------------------------
170 * SYPCR - System Protection Control 11-9
171 * SYPCR can only be written once after reset!
172 *-----------------------------------------------------------------------
173 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
174 */
175#ifdef CONFIG_WATCHDOG
176#define CFG_SYPCR (SYPCR_SWTC | SYPCR_SWF | SYPCR_SWE | SYPCR_SWRI | SYPCR_SWP)
177#else
178#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
179#endif
180
181/*-----------------------------------------------------------------------
182 * SIUMCR - SIU Module Configuration 11-6
183 *-----------------------------------------------------------------------
184 * PCMCIA config., multi-function pin tri-state
185 */
186#define CFG_PRE_SIUMCR (SIUMCR_DBGC11 | SIUMCR_MPRE | \
187 SIUMCR_MLRC01 | SIUMCR_GB5E)
188#define CFG_SIUMCR (CFG_PRE_SIUMCR | SIUMCR_DLK)
189
190/*-----------------------------------------------------------------------
191 * TBSCR - Time Base Status and Control 11-26
192 *-----------------------------------------------------------------------
193 * Clear Reference Interrupt Status, Timebase freezing enabled
194 */
195#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
196
197/*-----------------------------------------------------------------------
198 * RTCSC - Real-Time Clock Status and Control Register 11-27
199 *-----------------------------------------------------------------------
200 */
201#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
202
203/*-----------------------------------------------------------------------
204 * PISCR - Periodic Interrupt Status and Control 11-31
205 *-----------------------------------------------------------------------
206 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
207 */
208#define CFG_PISCR (PISCR_PS | PISCR_PITF)
209
210/*-----------------------------------------------------------------------
211 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
212 *-----------------------------------------------------------------------
213 * Reset PLL lock status sticky bit, timer expired status bit and timer
214 * interrupt status bit miltiplier of 0x00b i.e. operation clock is
215 * 4MHz * (0x00b+1) = 4MHz * 12 = 48MHz
216 */
217#define CFG_PLPRCR (0x00b00000 | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
218
219/*-----------------------------------------------------------------------
220 * SCCR - System Clock and reset Control Register 15-27
221 *-----------------------------------------------------------------------
222 * Set clock output, timebase and RTC source and divider,
223 * power management and some other internal clocks
224 */
225#define SCCR_MASK SCCR_EBDF11
226#define CFG_SCCR ( SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
227 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
228 SCCR_DFALCD00)
229
230#define CFG_DER 0
231
232/*
233 * In the Flaga DM we have:
234 * Flash on BR0/OR0/CS0a at 0x40000000
235 * Display on BR1/OR1/CS1 at 0x20000000
236 * SDRAM on BR2/OR2/CS2 at 0x00000000
237 * Free BR3/OR3/CS3
238 * DSP1 on BR4/OR4/CS4 at 0x80000000
239 * DSP2 on BR5/OR5/CS5 at 0xa0000000
240 *
241 * For now we just configure the Flash and the SDRAM and leave the others
242 * untouched.
243*/
244
245#define CFG_FLASH_PROTECTION 0
246
247#define FLASH_BASE0 0x40000000 /* FLASH bank #0 */
248
249/* used to re-map FLASH both when starting from SRAM or FLASH:
250 * restrict access enough to keep SRAM working (if any)
251 * but not too much to meddle with FLASH accesses
252 */
253#define CFG_OR_AM 0xff000000 /* OR addr mask */
254#define CFG_OR_ATM 0x00006000
255
256/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 1 */
257#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_DIV4 | OR_BI | \
258 OR_SCY_3_CLK | OR_TRLX | OR_EHTR )
259
260#define CFG_OR0_PRELIM (CFG_OR_AM | CFG_OR_ATM | CFG_OR_TIMING_FLASH)
261#define CFG_BR0_PRELIM ((FLASH_BASE0 & BR_BA_MSK) | BR_PS_16 | BR_V )
262
263/*
264 * BR2 and OR2 (SDRAM)
265 *
266 */
267#define SDRAM_BASE2 0x00000000 /* SDRAM bank #0 */
268#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
269
270/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
271#define CFG_OR_TIMING_SDRAM ( 0x00000800 )
272
273#define CFG_OR2_PRELIM (CFG_OR_AM | CFG_OR_TIMING_SDRAM)
274#define CFG_BR2_PRELIM ((SDRAM_BASE2 & BR_BA_MSK) | BR_MS_UPMA | BR_V )
275
276#define CFG_BR2 CFG_BR2_PRELIM
277#define CFG_OR2 CFG_OR2_PRELIM
278
279/*
280 * MAMR settings for SDRAM
281 */
282#define CFG_MAMR_48_SDR (CFG_MAMR_PTA | MAMR_WLFA_1X | MAMR_RLFA_1X \
283 | MAMR_G0CLA_A11)
284
285/*
286 * Memory Periodic Timer Prescaler
287 */
288
289/* periodic timer for refresh */
290#define CFG_MAMR_PTA 0x0F000000
291
292/*
293 * BR4 and OR4 (DSP1)
294 *
295 * We do not wan't preliminary setup of the DSP, anyway we need the
296 * UPMB setup correctly before we can access the DSP.
297 *
298*/
299#define DSP_BASE 0x80000000
300
301#define CFG_OR4 ( OR_AM_MSK | OR_CSNT_SAM | OR_BI | OR_G5LS)
302#define CFG_BR4 ( (DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_MS_UPMB | BR_V )
303
304/*
305 * Internal Definitions
306 *
307 * Boot Flags
308 */
309#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
310#define BOOTFLAG_WARM 0x02 /* Software reboot */
311
312#endif /* __CONFIG_H */