blob: ea4d3543117f015e9f2b9aed914bfee92ec248da [file] [log] [blame]
Jason Liu938080d2011-05-13 01:58:55 +00001/*
2 * Copyright (C) 2011 Freescale Semiconductor, Inc.
3 * Jason Liu <r64343@freescale.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/io.h>
26#include <asm/arch/imx-regs.h>
27#include <asm/arch/mx5x_pins.h>
28#include <asm/arch/sys_proto.h>
29#include <asm/arch/crm_regs.h>
30#include <asm/arch/iomux.h>
31#include <asm/arch/clock.h>
32#include <asm/errno.h>
33#include <netdev.h>
34#include <i2c.h>
35#include <mmc.h>
36#include <fsl_esdhc.h>
Stefano Babic50410072011-08-21 10:59:33 +020037#include <asm/gpio.h>
Jason Liu938080d2011-05-13 01:58:55 +000038
39DECLARE_GLOBAL_DATA_PTR;
40
Jason Liu938080d2011-05-13 01:58:55 +000041int dram_init(void)
42{
43 u32 size1, size2;
44
Albert ARIBAUDa55d23c2011-07-03 05:55:33 +000045 size1 = get_ram_size((void *)PHYS_SDRAM_1, PHYS_SDRAM_1_SIZE);
46 size2 = get_ram_size((void *)PHYS_SDRAM_2, PHYS_SDRAM_2_SIZE);
Jason Liu938080d2011-05-13 01:58:55 +000047
48 gd->ram_size = size1 + size2;
49
50 return 0;
51}
52void dram_init_banksize(void)
53{
54 gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
55 gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE;
56
57 gd->bd->bi_dram[1].start = PHYS_SDRAM_2;
58 gd->bd->bi_dram[1].size = PHYS_SDRAM_2_SIZE;
59}
60
61static void setup_iomux_uart(void)
62{
63 /* UART1 RXD */
64 mxc_request_iomux(MX53_PIN_CSI0_D11, IOMUX_CONFIG_ALT2);
65 mxc_iomux_set_pad(MX53_PIN_CSI0_D11,
66 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
67 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
68 PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
69 PAD_CTL_ODE_OPENDRAIN_ENABLE);
70 mxc_iomux_set_input(MX53_UART1_IPP_UART_RXD_MUX_SELECT_INPUT, 0x1);
71
72 /* UART1 TXD */
73 mxc_request_iomux(MX53_PIN_CSI0_D10, IOMUX_CONFIG_ALT2);
74 mxc_iomux_set_pad(MX53_PIN_CSI0_D10,
75 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
76 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
77 PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU |
78 PAD_CTL_ODE_OPENDRAIN_ENABLE);
79}
80
Wolfgang Grandegger45cf6ad2011-11-11 14:03:37 +010081#ifdef CONFIG_USB_EHCI_MX5
Anatolij Gustschin60bae5e2011-12-12 01:25:46 +000082int board_ehci_hcd_init(int port)
Wolfgang Grandegger45cf6ad2011-11-11 14:03:37 +010083{
84 /* request VBUS power enable pin, GPIO[8}, gpio7 */
85 mxc_request_iomux(MX53_PIN_ATA_DA_2, IOMUX_CONFIG_ALT1);
86 gpio_direction_output(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 0);
87 gpio_set_value(IOMUX_TO_GPIO(MX53_PIN_ATA_DA_2), 1);
Anatolij Gustschin60bae5e2011-12-12 01:25:46 +000088 return 0;
Wolfgang Grandegger45cf6ad2011-11-11 14:03:37 +010089}
90#endif
91
Jason Liu938080d2011-05-13 01:58:55 +000092static void setup_iomux_fec(void)
93{
94 /*FEC_MDIO*/
95 mxc_request_iomux(MX53_PIN_FEC_MDIO, IOMUX_CONFIG_ALT0);
96 mxc_iomux_set_pad(MX53_PIN_FEC_MDIO,
97 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
98 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
99 PAD_CTL_22K_PU | PAD_CTL_ODE_OPENDRAIN_ENABLE);
100 mxc_iomux_set_input(MX53_FEC_FEC_MDI_SELECT_INPUT, 0x1);
101
102 /*FEC_MDC*/
103 mxc_request_iomux(MX53_PIN_FEC_MDC, IOMUX_CONFIG_ALT0);
104 mxc_iomux_set_pad(MX53_PIN_FEC_MDC, PAD_CTL_DRV_HIGH);
105
106 /* FEC RXD1 */
107 mxc_request_iomux(MX53_PIN_FEC_RXD1, IOMUX_CONFIG_ALT0);
108 mxc_iomux_set_pad(MX53_PIN_FEC_RXD1,
109 PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
110
111 /* FEC RXD0 */
112 mxc_request_iomux(MX53_PIN_FEC_RXD0, IOMUX_CONFIG_ALT0);
113 mxc_iomux_set_pad(MX53_PIN_FEC_RXD0,
114 PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
115
116 /* FEC TXD1 */
117 mxc_request_iomux(MX53_PIN_FEC_TXD1, IOMUX_CONFIG_ALT0);
118 mxc_iomux_set_pad(MX53_PIN_FEC_TXD1, PAD_CTL_DRV_HIGH);
119
120 /* FEC TXD0 */
121 mxc_request_iomux(MX53_PIN_FEC_TXD0, IOMUX_CONFIG_ALT0);
122 mxc_iomux_set_pad(MX53_PIN_FEC_TXD0, PAD_CTL_DRV_HIGH);
123
124 /* FEC TX_EN */
125 mxc_request_iomux(MX53_PIN_FEC_TX_EN, IOMUX_CONFIG_ALT0);
126 mxc_iomux_set_pad(MX53_PIN_FEC_TX_EN, PAD_CTL_DRV_HIGH);
127
128 /* FEC TX_CLK */
129 mxc_request_iomux(MX53_PIN_FEC_REF_CLK, IOMUX_CONFIG_ALT0);
130 mxc_iomux_set_pad(MX53_PIN_FEC_REF_CLK,
131 PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
132
133 /* FEC RX_ER */
134 mxc_request_iomux(MX53_PIN_FEC_RX_ER, IOMUX_CONFIG_ALT0);
135 mxc_iomux_set_pad(MX53_PIN_FEC_RX_ER,
136 PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
137
138 /* FEC CRS */
139 mxc_request_iomux(MX53_PIN_FEC_CRS_DV, IOMUX_CONFIG_ALT0);
140 mxc_iomux_set_pad(MX53_PIN_FEC_CRS_DV,
141 PAD_CTL_HYS_ENABLE | PAD_CTL_PKE_ENABLE);
142}
143
144#ifdef CONFIG_FSL_ESDHC
145struct fsl_esdhc_cfg esdhc_cfg[2] = {
146 {MMC_SDHC1_BASE_ADDR, 1},
147 {MMC_SDHC3_BASE_ADDR, 1},
148};
149
150int board_mmc_getcd(u8 *cd, struct mmc *mmc)
151{
152 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
153
Fabio Estevam73128aa2011-11-15 05:51:29 +0000154 mxc_request_iomux(MX53_PIN_EIM_DA11, IOMUX_CONFIG_ALT1);
155 mxc_request_iomux(MX53_PIN_EIM_DA13, IOMUX_CONFIG_ALT1);
156
Jason Liu938080d2011-05-13 01:58:55 +0000157 if (cfg->esdhc_base == MMC_SDHC1_BASE_ADDR)
Stefano Babic50410072011-08-21 10:59:33 +0200158 *cd = gpio_get_value(77); /*GPIO3_13*/
Jason Liu938080d2011-05-13 01:58:55 +0000159 else
Stefano Babic50410072011-08-21 10:59:33 +0200160 *cd = gpio_get_value(75); /*GPIO3_11*/
Jason Liu938080d2011-05-13 01:58:55 +0000161
162 return 0;
163}
164
165int board_mmc_init(bd_t *bis)
166{
167 u32 index;
168 s32 status = 0;
169
170 for (index = 0; index < CONFIG_SYS_FSL_ESDHC_NUM; index++) {
171 switch (index) {
172 case 0:
173 mxc_request_iomux(MX53_PIN_SD1_CMD, IOMUX_CONFIG_ALT0);
174 mxc_request_iomux(MX53_PIN_SD1_CLK, IOMUX_CONFIG_ALT0);
175 mxc_request_iomux(MX53_PIN_SD1_DATA0,
176 IOMUX_CONFIG_ALT0);
177 mxc_request_iomux(MX53_PIN_SD1_DATA1,
178 IOMUX_CONFIG_ALT0);
179 mxc_request_iomux(MX53_PIN_SD1_DATA2,
180 IOMUX_CONFIG_ALT0);
181 mxc_request_iomux(MX53_PIN_SD1_DATA3,
182 IOMUX_CONFIG_ALT0);
183 mxc_request_iomux(MX53_PIN_EIM_DA13,
184 IOMUX_CONFIG_ALT1);
185
186 mxc_iomux_set_pad(MX53_PIN_SD1_CMD,
187 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
188 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
189 PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
190 mxc_iomux_set_pad(MX53_PIN_SD1_CLK,
191 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
192 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
193 PAD_CTL_DRV_HIGH);
194 mxc_iomux_set_pad(MX53_PIN_SD1_DATA0,
195 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
196 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
197 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
198 mxc_iomux_set_pad(MX53_PIN_SD1_DATA1,
199 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
200 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
201 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
202 mxc_iomux_set_pad(MX53_PIN_SD1_DATA2,
203 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
204 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
205 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
206 mxc_iomux_set_pad(MX53_PIN_SD1_DATA3,
207 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
208 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
209 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
210 break;
211 case 1:
212 mxc_request_iomux(MX53_PIN_ATA_RESET_B,
213 IOMUX_CONFIG_ALT2);
214 mxc_request_iomux(MX53_PIN_ATA_IORDY,
215 IOMUX_CONFIG_ALT2);
216 mxc_request_iomux(MX53_PIN_ATA_DATA8,
217 IOMUX_CONFIG_ALT4);
218 mxc_request_iomux(MX53_PIN_ATA_DATA9,
219 IOMUX_CONFIG_ALT4);
220 mxc_request_iomux(MX53_PIN_ATA_DATA10,
221 IOMUX_CONFIG_ALT4);
222 mxc_request_iomux(MX53_PIN_ATA_DATA11,
223 IOMUX_CONFIG_ALT4);
224 mxc_request_iomux(MX53_PIN_ATA_DATA0,
225 IOMUX_CONFIG_ALT4);
226 mxc_request_iomux(MX53_PIN_ATA_DATA1,
227 IOMUX_CONFIG_ALT4);
228 mxc_request_iomux(MX53_PIN_ATA_DATA2,
229 IOMUX_CONFIG_ALT4);
230 mxc_request_iomux(MX53_PIN_ATA_DATA3,
231 IOMUX_CONFIG_ALT4);
232 mxc_request_iomux(MX53_PIN_EIM_DA11,
233 IOMUX_CONFIG_ALT1);
234
235 mxc_iomux_set_pad(MX53_PIN_ATA_RESET_B,
236 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
237 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
238 PAD_CTL_HYS_ENABLE | PAD_CTL_100K_PU);
239 mxc_iomux_set_pad(MX53_PIN_ATA_IORDY,
240 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
241 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU |
242 PAD_CTL_DRV_HIGH);
243 mxc_iomux_set_pad(MX53_PIN_ATA_DATA8,
244 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
245 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
246 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
247 mxc_iomux_set_pad(MX53_PIN_ATA_DATA9,
248 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
249 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
250 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
251 mxc_iomux_set_pad(MX53_PIN_ATA_DATA10,
252 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
253 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
254 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
255 mxc_iomux_set_pad(MX53_PIN_ATA_DATA11,
256 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
257 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
258 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
259 mxc_iomux_set_pad(MX53_PIN_ATA_DATA0,
260 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
261 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
262 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
263 mxc_iomux_set_pad(MX53_PIN_ATA_DATA1,
264 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
265 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
266 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
267 mxc_iomux_set_pad(MX53_PIN_ATA_DATA2,
268 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
269 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
270 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
271 mxc_iomux_set_pad(MX53_PIN_ATA_DATA3,
272 PAD_CTL_HYS_ENABLE | PAD_CTL_DRV_HIGH |
273 PAD_CTL_PUE_PULL | PAD_CTL_PKE_ENABLE |
274 PAD_CTL_HYS_ENABLE | PAD_CTL_47K_PU);
275
276 break;
277 default:
278 printf("Warning: you configured more ESDHC controller"
279 "(%d) as supported by the board(2)\n",
280 CONFIG_SYS_FSL_ESDHC_NUM);
281 return status;
282 }
283 status |= fsl_esdhc_initialize(bis, &esdhc_cfg[index]);
284 }
285
286 return status;
287}
288#endif
289
290int board_early_init_f(void)
291{
292 setup_iomux_uart();
293 setup_iomux_fec();
294
295 return 0;
296}
297
298int board_init(void)
299{
Jason Liu938080d2011-05-13 01:58:55 +0000300 gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
301
302 return 0;
303}
304
305int checkboard(void)
306{
307 puts("Board: MX53 LOCO\n");
308
309 return 0;
310}