blob: 4a40e4b0bb7dff79db849b01e239381a12e3a12c [file] [log] [blame]
Dirk Eibach89b86192008-12-09 13:12:40 +01001/*
2* (C) Copyright 2008
3* Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4*
5* based on board/amcc/yosemite/init.S
6* original Copyright not specified there
7*
8* See file CREDITS for list of people who contributed to this
9* project.
10*
11* This program is free software; you can redistribute it and/or
12* modify it under the terms of the GNU General Public License as
13* published by the Free Software Foundation; either version 2 of
14* the License, or (at your option) any later version.
15*
16* This program is distributed in the hope that it will be useful,
17* but WITHOUT ANY WARRANTY; without even the implied warranty of
18* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19* GNU General Public License for more details.
20*
21* You should have received a copy of the GNU General Public License
22* along with this program; if not, write to the Free Software
23* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24* MA 02111-1307 USA
25*/
26
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020027#include <asm-offsets.h>
Dirk Eibach89b86192008-12-09 13:12:40 +010028#include <ppc_asm.tmpl>
29#include <config.h>
30
31#include <asm/mmu.h>
32
33/**************************************************************************
34 * TLB TABLE
35 *
36 * This table is used by the cpu boot code to setup the initial tlb
37 * entries. Rather than make broad assumptions in the cpu source tree,
38 * this table lets each board set things up however they like.
39 *
40 * Pointer to the table is returned in r1
41 *
42 *************************************************************************/
43
44 .section .bootpg,"ax"
45 .globl tlbtab
46
47tlbtab:
48 tlbtab_start
49
50 /*
51 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use
52 * the speed up boot process. It is patched after relocation to enable SA_I
53 */
54 tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020055 0, AC_RWX | SA_G/*|SA_I*/)
Dirk Eibach89b86192008-12-09 13:12:40 +010056
57 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
58 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020059 0, AC_RWX | SA_G )
Dirk Eibach89b86192008-12-09 13:12:40 +010060
61 tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020062 0, AC_RWX | SA_IG )
Dirk Eibach89b86192008-12-09 13:12:40 +010063 tlbentry( CONFIG_SYS_PCI_BASE, SZ_256M, CONFIG_SYS_PCI_BASE,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020064 0, AC_RW | SA_IG )
Dirk Eibach89b86192008-12-09 13:12:40 +010065
66 /* PCI */
67 tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020068 0, AC_RW | SA_IG )
Dirk Eibach89b86192008-12-09 13:12:40 +010069 tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020070 0, AC_RW | SA_IG )
Dirk Eibach89b86192008-12-09 13:12:40 +010071 tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020072 0, AC_RW | SA_IG )
Dirk Eibach89b86192008-12-09 13:12:40 +010073 tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3,
Stefan Roesecf6eb6d2010-04-14 13:57:18 +020074 0, AC_RW | SA_IG )
Dirk Eibach89b86192008-12-09 13:12:40 +010075
76 tlbtab_end