blob: 719c27966a3642cc1272612e8ca8e05ea408f63d [file] [log] [blame]
Timur Tabi2ad6b512006-10-31 18:44:42 -06001/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi2ad6b512006-10-31 18:44:42 -06003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi2ad6b512006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi7a78f142007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi2ad6b512006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi7a78f142007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi7a78f142007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi2ad6b512006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi2ad6b512006-10-31 18:44:42 -060029
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi2ad6b512006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Wolfgang Denk14d0a022010-10-07 21:51:12 +020043#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_LOWBOOT
Timur Tabi7a78f142007-01-31 15:54:29 -060045#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -060046
47/*
48 * High Level Configuration Options
49 */
Peter Tyser2c7920a2009-05-22 17:23:25 -050050#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi2ad6b512006-10-31 18:44:42 -060051#define CONFIG_MPC8349 /* MPC8349 specific */
52
Wolfgang Denk2ae18242010-10-06 09:05:45 +020053#ifndef CONFIG_SYS_TEXT_BASE
54#define CONFIG_SYS_TEXT_BASE 0xFEF00000
55#endif
56
Joe Hershberger396abba2011-10-11 23:57:15 -050057#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi2ad6b512006-10-31 18:44:42 -060058
Timur Tabi89c77842008-02-08 13:15:55 -060059#define CONFIG_MISC_INIT_F
60#define CONFIG_MISC_INIT_R
Timur Tabi7a78f142007-01-31 15:54:29 -060061
Timur Tabi89c77842008-02-08 13:15:55 -060062/*
63 * On-board devices
64 */
Timur Tabi7a78f142007-01-31 15:54:29 -060065
66#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -050067/* The CF card interface on the back of the board */
68#define CONFIG_COMPACT_FLASH
Timur Tabi89c77842008-02-08 13:15:55 -060069#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +020070#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +030071#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi7a78f142007-01-31 15:54:29 -060072#endif
73
Timur Tabi2ad6b512006-10-31 18:44:42 -060074#define CONFIG_RTC_DS1337
Heiko Schocher00f792e2012-10-24 13:48:22 +020075#define CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -060076#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
77
78/*
79 * Device configurations
80 */
Timur Tabi2ad6b512006-10-31 18:44:42 -060081
82/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020083#ifdef CONFIG_SYS_I2C
84#define CONFIG_SYS_I2C_FSL
85#define CONFIG_SYS_FSL_I2C_SPEED 400000
86#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
87#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
88#define CONFIG_SYS_FSL_I2C2_SPEED 400000
89#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
90#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi2ad6b512006-10-31 18:44:42 -060091
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020092#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +020093#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi2ad6b512006-10-31 18:44:42 -060094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
96#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
97#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
98#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
99#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger396abba2011-10-11 23:57:15 -0500100#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
101#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600102
Timur Tabi2ad6b512006-10-31 18:44:42 -0600103/* Don't probe these addresses: */
Joe Hershberger396abba2011-10-11 23:57:15 -0500104#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
106 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger396abba2011-10-11 23:57:15 -0500107 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi2ad6b512006-10-31 18:44:42 -0600108/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger396abba2011-10-11 23:57:15 -0500109 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
110#define I2C_8574_REVISION 0x03
Timur Tabi2ad6b512006-10-31 18:44:42 -0600111#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
112#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
113#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
114#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
115
Timur Tabi2ad6b512006-10-31 18:44:42 -0600116#endif
117
Timur Tabi7a78f142007-01-31 15:54:29 -0600118/* Compact Flash */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600119#ifdef CONFIG_COMPACT_FLASH
120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_IDE_MAXBUS 1
122#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
125#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
126#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
127#define CONFIG_SYS_ATA_REG_OFFSET 0
128#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
129#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600130
Joe Hershberger396abba2011-10-11 23:57:15 -0500131/* If a CF card is not inserted, time out quickly */
132#define ATA_RESET_TIME 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600133
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200134#endif
135
136/*
137 * SATA
138 */
139#ifdef CONFIG_SATA_SIL3114
140
141#define CONFIG_SYS_SATA_MAX_DEVICE 4
142#define CONFIG_LIBATA
143#define CONFIG_LBA48
Timur Tabi2ad6b512006-10-31 18:44:42 -0600144
Timur Tabi7a78f142007-01-31 15:54:29 -0600145#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600146
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300147#ifdef CONFIG_SYS_USB_HOST
148/*
149 * Support USB
150 */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300151#define CONFIG_USB_EHCI
152#define CONFIG_USB_EHCI_FSL
153
154/* Current USB implementation supports the only USB controller,
155 * so we have to choose between the MPH or the DR ones */
156#if 1
157#define CONFIG_HAS_FSL_MPH_USB
158#else
159#define CONFIG_HAS_FSL_DR_USB
160#endif
161
162#endif
163
Timur Tabi7a78f142007-01-31 15:54:29 -0600164/*
165 * DDR Setup
166 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500167#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
169#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
170#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger396abba2011-10-11 23:57:15 -0500171#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi7a78f142007-01-31 15:54:29 -0600173
Joe Hershberger396abba2011-10-11 23:57:15 -0500174#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
175 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabif64702b2007-04-30 13:59:50 -0500176
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200177#define CONFIG_VERY_BIG_RAM
178#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
179
Heiko Schocher00f792e2012-10-24 13:48:22 +0200180#ifdef CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -0600181#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
182#endif
183
Joe Hershberger396abba2011-10-11 23:57:15 -0500184/* No SPD? Then manually set up DDR parameters */
185#ifndef CONFIG_SPD_EEPROM
186 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500187 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger396abba2011-10-11 23:57:15 -0500188 | CSCONFIG_ROW_BIT_13 \
189 | CSCONFIG_COL_BIT_10)
Timur Tabi7a78f142007-01-31 15:54:29 -0600190
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
192 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi7a78f142007-01-31 15:54:29 -0600193#endif
194
195/*
196 *Flash on the Local Bus
197 */
198
Joe Hershberger396abba2011-10-11 23:57:15 -0500199#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
200#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
202#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger396abba2011-10-11 23:57:15 -0500203/* 127 64KB sectors + 8 8KB sectors per device */
204#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
206#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
207#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi7a78f142007-01-31 15:54:29 -0600208
209/* The ITX has two flash chips, but the ITX-GP has only one. To support both
210boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger396abba2011-10-11 23:57:15 -0500212#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
213#define CONFIG_SYS_FLASH_BANKS_LIST \
214 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
215#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger396abba2011-10-11 23:57:15 -0500216#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi7a78f142007-01-31 15:54:29 -0600217
Timur Tabi89c77842008-02-08 13:15:55 -0600218/* Vitesse 7385 */
219
220#ifdef CONFIG_VSC7385_ENET
221
222#define CONFIG_TSEC2
223
224/* The flash address and size of the VSC7385 firmware image */
225#define CONFIG_VSC7385_IMAGE 0xFEFFE000
226#define CONFIG_VSC7385_IMAGE_SIZE 8192
227
228#endif
229
Timur Tabi7a78f142007-01-31 15:54:29 -0600230/*
231 * BRx, ORx, LBLAWBARx, and LBLAWARx
232 */
233
234/* Flash */
235
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500236#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
237 | BR_PS_16 \
238 | BR_MS_GPCM \
239 | BR_V)
240#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500241 | OR_UPM_XAM \
242 | OR_GPCM_CSNT \
243 | OR_GPCM_ACS_DIV2 \
244 | OR_GPCM_XACS \
245 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500246 | OR_GPCM_TRLX_SET \
247 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500248 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500250#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600251
252/* Vitesse 7385 */
253
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600255
Timur Tabi89c77842008-02-08 13:15:55 -0600256#ifdef CONFIG_VSC7385_ENET
257
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500258#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
259 | BR_PS_8 \
260 | BR_MS_GPCM \
261 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500262#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
263 | OR_GPCM_CSNT \
264 | OR_GPCM_XACS \
265 | OR_GPCM_SCY_15 \
266 | OR_GPCM_SETA \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500267 | OR_GPCM_TRLX_SET \
268 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500269 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
272#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600273
274#endif
275
276/* LED */
277
Joe Hershberger396abba2011-10-11 23:57:15 -0500278#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500279#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
280 | BR_PS_8 \
281 | BR_MS_GPCM \
282 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500283#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
284 | OR_GPCM_CSNT \
285 | OR_GPCM_ACS_DIV2 \
286 | OR_GPCM_XACS \
287 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500288 | OR_GPCM_TRLX_SET \
289 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500290 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600291
292/* Compact Flash */
293
294#ifdef CONFIG_COMPACT_FLASH
295
Joe Hershberger396abba2011-10-11 23:57:15 -0500296#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600297
Joe Hershberger396abba2011-10-11 23:57:15 -0500298#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
299 | BR_PS_16 \
300 | BR_MS_UPMA \
301 | BR_V)
302#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi7a78f142007-01-31 15:54:29 -0600303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
305#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600306
307#endif
308
309/*
310 * U-Boot memory configuration
311 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200312#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600313
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
315#define CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600316#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#undef CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600318#endif
319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger396abba2011-10-11 23:57:15 -0500321#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
322#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600323
Joe Hershberger396abba2011-10-11 23:57:15 -0500324#define CONFIG_SYS_GBL_DATA_OFFSET \
325 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi2ad6b512006-10-31 18:44:42 -0600327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800329#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500330#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600331
332/*
333 * Local Bus LCRR and LBCR regs
334 * LCRR: DLL bypass, Clock divider is 4
335 * External Local Bus rate is
336 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
337 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500338#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
339#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600341
Joe Hershberger396abba2011-10-11 23:57:15 -0500342 /* LB sdram refresh timer, about 6us */
343#define CONFIG_SYS_LBC_LSRT 0x32000000
344 /* LB refresh timer prescal, 266MHz/32*/
345#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600346
347/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600348 * Serial Port
349 */
350#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_NS16550_SERIAL
352#define CONFIG_SYS_NS16550_REG_SIZE 1
353#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger396abba2011-10-11 23:57:15 -0500356 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi7a78f142007-01-31 15:54:29 -0600357
Simon Glass83302fb2016-10-17 20:12:38 -0600358#define CONSOLE ttyS0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600359
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
361#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600362
Timur Tabi7a78f142007-01-31 15:54:29 -0600363/*
364 * PCI
365 */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600366#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000367#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600368
369#define CONFIG_MPC83XX_PCI2
370
371/*
372 * General PCI
373 * Addresses are mapped 1-1.
374 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
376#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
377#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500378#define CONFIG_SYS_PCI1_MMIO_BASE \
379 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
381#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500382#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
383#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
384#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600385
386#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500387#define CONFIG_SYS_PCI2_MEM_BASE \
388 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
390#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500391#define CONFIG_SYS_PCI2_MMIO_BASE \
392 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
394#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500395#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
396#define CONFIG_SYS_PCI2_IO_PHYS \
397 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
398#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600399#endif
400
Timur Tabi2ad6b512006-10-31 18:44:42 -0600401#ifndef CONFIG_PCI_PNP
402 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600404 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
405#endif
406
407#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
408
409#endif
410
Wolfgang Denk2ae18242010-10-06 09:05:45 +0200411#define CONFIG_PCI_66M
412#ifdef CONFIG_PCI_66M
Timur Tabi7a78f142007-01-31 15:54:29 -0600413#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
414#else
415#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
416#endif
417
Timur Tabi2ad6b512006-10-31 18:44:42 -0600418/* TSEC */
419
420#ifdef CONFIG_TSEC_ENET
421
Timur Tabi2ad6b512006-10-31 18:44:42 -0600422#define CONFIG_MII
Jon Loeliger659e2f62007-07-10 09:10:49 -0500423#define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600424
Kim Phillips255a35772007-05-16 16:52:19 -0500425#define CONFIG_TSEC1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600426
Kim Phillips255a35772007-05-16 16:52:19 -0500427#ifdef CONFIG_TSEC1
Andy Fleming10327dc2007-08-16 16:35:02 -0500428#define CONFIG_HAS_ETH0
Kim Phillips255a35772007-05-16 16:52:19 -0500429#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100431#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600432#define TSEC1_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500433#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600434#endif
435
Kim Phillips255a35772007-05-16 16:52:19 -0500436#ifdef CONFIG_TSEC2
Timur Tabi7a78f142007-01-31 15:54:29 -0600437#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500438#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600440
Timur Tabi2ad6b512006-10-31 18:44:42 -0600441#define TSEC2_PHY_ADDR 4
442#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500443#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600444#endif
445
446#define CONFIG_ETHPRIME "Freescale TSEC"
447
448#endif
449
Timur Tabi2ad6b512006-10-31 18:44:42 -0600450/*
451 * Environment
452 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600453#define CONFIG_ENV_OVERWRITE
454
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200455#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200456 #define CONFIG_ENV_IS_IN_FLASH
Joe Hershberger396abba2011-10-11 23:57:15 -0500457 #define CONFIG_ENV_ADDR \
458 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200459 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger396abba2011-10-11 23:57:15 -0500460 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600461#else
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200462 #undef CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200463 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Joe Hershberger396abba2011-10-11 23:57:15 -0500464 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
465 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600466#endif
467
468#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600470
Jon Loeliger8ea54992007-07-04 22:30:06 -0500471/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500472 * BOOTP options
473 */
474#define CONFIG_BOOTP_BOOTFILESIZE
475#define CONFIG_BOOTP_BOOTPATH
476#define CONFIG_BOOTP_GATEWAY
477#define CONFIG_BOOTP_HOSTNAME
478
Jon Loeliger659e2f62007-07-10 09:10:49 -0500479/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500480 * Command line configuration.
481 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500482#define CONFIG_CMD_IRQ
Jon Loeliger8ea54992007-07-04 22:30:06 -0500483#define CONFIG_CMD_SDRAM
Timur Tabi2ad6b512006-10-31 18:44:42 -0600484
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300485#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500486 || defined(CONFIG_USB_STORAGE)
Joe Hershberger396abba2011-10-11 23:57:15 -0500487 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200488#endif
489
Timur Tabi2ad6b512006-10-31 18:44:42 -0600490#ifdef CONFIG_COMPACT_FLASH
Joe Hershberger396abba2011-10-11 23:57:15 -0500491 #define CONFIG_CMD_IDE
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200492#endif
493
494#ifdef CONFIG_SATA_SIL3114
Joe Hershberger396abba2011-10-11 23:57:15 -0500495 #define CONFIG_CMD_SATA
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300496#endif
497
498#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600499#endif
500
501#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500502 #define CONFIG_CMD_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -0600503#endif
504
Timur Tabi2ad6b512006-10-31 18:44:42 -0600505/* Watchdog */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600506#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600507
508/*
509 * Miscellaneous configurable options
510 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500511#define CONFIG_SYS_LONGHELP /* undef to save memory */
512#define CONFIG_CMDLINE_EDITING /* Command-line editing */
513#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi7a78f142007-01-31 15:54:29 -0600514
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200515#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips05f91a62009-08-26 21:27:37 -0500516#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi7a78f142007-01-31 15:54:29 -0600517
Jon Loeliger8ea54992007-07-04 22:30:06 -0500518#if defined(CONFIG_CMD_KGDB)
Joe Hershberger396abba2011-10-11 23:57:15 -0500519 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600520#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500521 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600522#endif
523
Joe Hershberger396abba2011-10-11 23:57:15 -0500524 /* Print Buffer Size */
525#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
526#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
527 /* Boot Argument Buffer Size */
528#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600529
530/*
531 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700532 * have to be in the first 256 MB of memory, since this is
Timur Tabi2ad6b512006-10-31 18:44:42 -0600533 * the maximum mapped by the Linux kernel during initialization.
534 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500535 /* Initial Memory map for Linux*/
536#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800537#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600538
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200539#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600540 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
541 HRCWL_DDR_TO_SCB_CLK_1X1 |\
542 HRCWL_CSB_TO_CLKIN_4X1 |\
543 HRCWL_VCO_1X2 |\
544 HRCWL_CORE_TO_CSB_2X1)
545
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200546#ifdef CONFIG_SYS_LOWBOOT
547#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600548 HRCWH_PCI_HOST |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600549 HRCWH_32_BIT_PCI |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600550 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600551 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600552 HRCWH_CORE_ENABLE |\
553 HRCWH_FROM_0X00000100 |\
554 HRCWH_BOOTSEQ_DISABLE |\
555 HRCWH_SW_WATCHDOG_DISABLE |\
556 HRCWH_ROM_LOC_LOCAL_16BIT |\
557 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500558 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600559#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200560#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600561 HRCWH_PCI_HOST |\
562 HRCWH_32_BIT_PCI |\
563 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600564 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600565 HRCWH_CORE_ENABLE |\
566 HRCWH_FROM_0XFFF00100 |\
567 HRCWH_BOOTSEQ_DISABLE |\
568 HRCWH_SW_WATCHDOG_DISABLE |\
569 HRCWH_ROM_LOC_LOCAL_16BIT |\
570 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500571 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600572#endif
573
Timur Tabi7a78f142007-01-31 15:54:29 -0600574/*
575 * System performance
576 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200577#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger396abba2011-10-11 23:57:15 -0500578#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200579#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
580#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
581#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
582#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300583#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
584#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600585
Timur Tabi7a78f142007-01-31 15:54:29 -0600586/*
587 * System IO Config
588 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500589/* Needed for gigabit to work on TSEC 1 */
590#define CONFIG_SYS_SICRH SICRH_TSOBI1
591 /* USB DR as device + USB MPH as host */
592#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600593
Kim Phillips1a2e2032010-04-20 19:37:54 -0500594#define CONFIG_SYS_HID0_INIT 0x00000000
595#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600596
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200597#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce31d82672008-05-08 19:02:12 -0500598#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600599
Timur Tabi7a78f142007-01-31 15:54:29 -0600600/* DDR */
Joe Hershberger396abba2011-10-11 23:57:15 -0500601#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500602 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500603 | BATL_MEMCOHERENCE)
604#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
605 | BATU_BL_256M \
606 | BATU_VS \
607 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600608
Timur Tabi7a78f142007-01-31 15:54:29 -0600609/* PCI */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600610#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500611#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500612 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500613 | BATL_MEMCOHERENCE)
614#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
615 | BATU_BL_256M \
616 | BATU_VS \
617 | BATU_VP)
618#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500619 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500620 | BATL_CACHEINHIBIT \
621 | BATL_GUARDEDSTORAGE)
622#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
623 | BATU_BL_256M \
624 | BATU_VS \
625 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600626#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200627#define CONFIG_SYS_IBAT1L 0
628#define CONFIG_SYS_IBAT1U 0
629#define CONFIG_SYS_IBAT2L 0
630#define CONFIG_SYS_IBAT2U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600631#endif
632
633#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500634#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500635 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500636 | BATL_MEMCOHERENCE)
637#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
638 | BATU_BL_256M \
639 | BATU_VS \
640 | BATU_VP)
641#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500642 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500643 | BATL_CACHEINHIBIT \
644 | BATL_GUARDEDSTORAGE)
645#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
646 | BATU_BL_256M \
647 | BATU_VS \
648 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600649#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200650#define CONFIG_SYS_IBAT3L 0
651#define CONFIG_SYS_IBAT3U 0
652#define CONFIG_SYS_IBAT4L 0
653#define CONFIG_SYS_IBAT4U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600654#endif
655
656/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500657#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500658 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500659 | BATL_CACHEINHIBIT \
660 | BATL_GUARDEDSTORAGE)
661#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
662 | BATU_BL_256M \
663 | BATU_VS \
664 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600665
666/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500667#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500668 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500669 | BATL_MEMCOHERENCE \
670 | BATL_GUARDEDSTORAGE)
671#define CONFIG_SYS_IBAT6U (0xF0000000 \
672 | BATU_BL_256M \
673 | BATU_VS \
674 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600675
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200676#define CONFIG_SYS_IBAT7L 0
677#define CONFIG_SYS_IBAT7U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600678
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200679#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
680#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
681#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
682#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
683#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
684#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
685#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
686#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
687#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
688#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
689#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
690#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
691#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
692#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
693#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
694#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi2ad6b512006-10-31 18:44:42 -0600695
Jon Loeliger8ea54992007-07-04 22:30:06 -0500696#if defined(CONFIG_CMD_KGDB)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600697#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600698#endif
699
Timur Tabi2ad6b512006-10-31 18:44:42 -0600700/*
701 * Environment Configuration
702 */
703#define CONFIG_ENV_OVERWRITE
704
Joe Hershberger396abba2011-10-11 23:57:15 -0500705#define CONFIG_NETDEV "eth0"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600706
Timur Tabi7a78f142007-01-31 15:54:29 -0600707#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500708#define CONFIG_HOSTNAME "mpc8349emitx"
Timur Tabi7a78f142007-01-31 15:54:29 -0600709#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500710#define CONFIG_HOSTNAME "mpc8349emitxgp"
Timur Tabi7a78f142007-01-31 15:54:29 -0600711#endif
712
713/* Default path and filenames */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000714#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000715#define CONFIG_BOOTFILE "uImage"
Joe Hershberger396abba2011-10-11 23:57:15 -0500716 /* U-Boot image on TFTP server */
717#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600718
Timur Tabi7a78f142007-01-31 15:54:29 -0600719#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500720#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600721#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500722#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600723#endif
724
Timur Tabi7a78f142007-01-31 15:54:29 -0600725
Timur Tabi98883332006-10-31 19:14:41 -0600726#define CONFIG_BOOTARGS \
727 "root=/dev/nfs rw" \
Marek Vasut5368c552012-09-23 17:41:24 +0200728 " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
729 " ip=" __stringify(CONFIG_IPADDR) ":" \
730 __stringify(CONFIG_SERVERIP) ":" \
731 __stringify(CONFIG_GATEWAYIP) ":" \
732 __stringify(CONFIG_NETMASK) ":" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500733 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
Simon Glass83302fb2016-10-17 20:12:38 -0600734 " console=" __stringify(CONSOLE) "," __stringify(CONFIG_BAUDRATE)
Timur Tabi98883332006-10-31 19:14:41 -0600735
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100736#define CONFIG_EXTRA_ENV_SETTINGS \
Simon Glass83302fb2016-10-17 20:12:38 -0600737 "console=" __stringify(CONSOLE) "\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500738 "netdev=" CONFIG_NETDEV "\0" \
739 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200740 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200741 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
742 " +$filesize; " \
743 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
744 " +$filesize; " \
745 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
746 " $filesize; " \
747 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
748 " +$filesize; " \
749 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
750 " $filesize\0" \
Kim Phillips05f91a62009-08-26 21:27:37 -0500751 "fdtaddr=780000\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500752 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600753
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100754#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600755 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500756 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi7a78f142007-01-31 15:54:29 -0600757 " console=$console,$baudrate $othbootargs; " \
758 "tftp $loadaddr $bootfile;" \
759 "tftp $fdtaddr $fdtfile;" \
760 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600761
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100762#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600763 "setenv bootargs root=/dev/ram rw" \
764 " console=$console,$baudrate $othbootargs; " \
765 "tftp $ramdiskaddr $ramdiskfile;" \
766 "tftp $loadaddr $bootfile;" \
767 "tftp $fdtaddr $fdtfile;" \
768 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600769
Timur Tabi2ad6b512006-10-31 18:44:42 -0600770#endif