blob: d39dc1b465c0fd075e5a5c4221d2d43b2a83f4d0 [file] [log] [blame]
Kim Phillips5e918a92008-01-16 00:38:05 -06001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Kevin Lam <kevin.lam@freescale.com>
4 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
5 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Kim Phillips5e918a92008-01-16 00:38:05 -06007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050016#define CONFIG_MPC837x 1 /* MPC837x CPU specific */
Kim Phillips5e918a92008-01-16 00:38:05 -060017#define CONFIG_MPC837XERDB 1
18
Wolfgang Denk2ae18242010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFE000000
20
Timur Tabi89c77842008-02-08 13:15:55 -060021#define CONFIG_MISC_INIT_R
Anton Vorontsovc9646ed2009-06-10 00:25:30 +040022#define CONFIG_HWCONFIG
Timur Tabi89c77842008-02-08 13:15:55 -060023
24/*
25 * On-board devices
26 */
27#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
28#define CONFIG_VSC7385_ENET
29
Kim Phillips5e918a92008-01-16 00:38:05 -060030/*
31 * System Clock Setup
32 */
33#ifdef CONFIG_PCISLAVE
34#define CONFIG_83XX_PCICLK 66666667 /* in HZ */
35#else
36#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Kim Phillipsbe9b56d2009-07-23 14:09:38 -050037#define CONFIG_PCIE
Kim Phillips5e918a92008-01-16 00:38:05 -060038#endif
39
40#ifndef CONFIG_SYS_CLK_FREQ
41#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
42#endif
43
44/*
45 * Hardware Reset Configuration Word
46 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips5e918a92008-01-16 00:38:05 -060048 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49 HRCWL_DDR_TO_SCB_CLK_1X1 |\
50 HRCWL_SVCOD_DIV_2 |\
51 HRCWL_CSB_TO_CLKIN_5X1 |\
52 HRCWL_CORE_TO_CSB_2X1)
53
54#ifdef CONFIG_PCISLAVE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips5e918a92008-01-16 00:38:05 -060056 HRCWH_PCI_AGENT |\
57 HRCWH_PCI1_ARBITER_DISABLE |\
58 HRCWH_CORE_ENABLE |\
59 HRCWH_FROM_0XFFF00100 |\
60 HRCWH_BOOTSEQ_DISABLE |\
61 HRCWH_SW_WATCHDOG_DISABLE |\
62 HRCWH_ROM_LOC_LOCAL_16BIT |\
63 HRCWH_RL_EXT_LEGACY |\
64 HRCWH_TSEC1M_IN_RGMII |\
65 HRCWH_TSEC2M_IN_RGMII |\
66 HRCWH_BIG_ENDIAN |\
67 HRCWH_LDP_CLEAR)
68#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips5e918a92008-01-16 00:38:05 -060070 HRCWH_PCI_HOST |\
71 HRCWH_PCI1_ARBITER_ENABLE |\
72 HRCWH_CORE_ENABLE |\
73 HRCWH_FROM_0X00000100 |\
74 HRCWH_BOOTSEQ_DISABLE |\
75 HRCWH_SW_WATCHDOG_DISABLE |\
76 HRCWH_ROM_LOC_LOCAL_16BIT |\
77 HRCWH_RL_EXT_LEGACY |\
78 HRCWH_TSEC1M_IN_RGMII |\
79 HRCWH_TSEC2M_IN_RGMII |\
80 HRCWH_BIG_ENDIAN |\
81 HRCWH_LDP_CLEAR)
82#endif
83
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020084/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips5e918a92008-01-16 00:38:05 -060085*/
86
87/* Arbiter Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050089#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Kim Phillips5e918a92008-01-16 00:38:05 -060090
91/* System Priority Control Regsiter */
Joe Hershberger5afe9722011-10-11 23:57:19 -050092#define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1&2 emergency priority (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060093
94/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
96#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger5afe9722011-10-11 23:57:19 -050097#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips5e918a92008-01-16 00:38:05 -060098
99/*
100 * System IO Config
101 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_SICRH 0x08200000
103#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600104
105/*
106 * Output Buffer Impedance
107 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips5e918a92008-01-16 00:38:05 -0600109
110/*
111 * IMMR new address
112 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600114
115/*
Timur Tabi89c77842008-02-08 13:15:55 -0600116 * Device configurations
117 */
118
119/* Vitesse 7385 */
120
121#ifdef CONFIG_VSC7385_ENET
122
123#define CONFIG_TSEC2
124
125/* The flash address and size of the VSC7385 firmware image */
126#define CONFIG_VSC7385_IMAGE 0xFE7FE000
127#define CONFIG_VSC7385_IMAGE_SIZE 8192
128
129#endif
130
131/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600132 * DDR Setup
133 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
135#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
136#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
137#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
138#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips5e918a92008-01-16 00:38:05 -0600139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips5e918a92008-01-16 00:38:05 -0600141
142#undef CONFIG_DDR_ECC /* support DDR ECC function */
143#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
144
145#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
146
147/*
148 * Manually set up DDR parameters
149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500151#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
152#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
153 | CSCONFIG_ODT_WR_ONLY_CURRENT \
154 | CSCONFIG_ROW_BIT_13 \
155 | CSCONFIG_COL_BIT_10)
Kim Phillips5e918a92008-01-16 00:38:05 -0600156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_DDR_TIMING_3 0x00000000
158#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600159 | (0 << TIMING_CFG0_WRT_SHIFT) \
160 | (0 << TIMING_CFG0_RRT_SHIFT) \
161 | (0 << TIMING_CFG0_WWT_SHIFT) \
162 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
163 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
164 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
165 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600166 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600168 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
169 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
170 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
171 | (13 << TIMING_CFG1_REFREC_SHIFT) \
172 | (3 << TIMING_CFG1_WRREC_SHIFT) \
173 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
174 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600175 /* 0x3937d322 */
Joe Hershberger2fef4022011-10-11 23:57:29 -0500176#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
177 | (5 << TIMING_CFG2_CPO_SHIFT) \
178 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
179 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
180 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
181 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
182 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
183 /* 0x02984cc8 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600184
Kim Phillips8eceeb72009-08-21 16:33:15 -0500185#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
186 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips5e918a92008-01-16 00:38:05 -0600187 /* 0x06090100 */
188
189#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500190#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500191 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
192 | SDRAM_CFG_32_BE \
193 | SDRAM_CFG_2T_EN)
194 /* 0x43088000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600195#else
Joe Hershberger5afe9722011-10-11 23:57:19 -0500196#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500197 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500198 /* 0x43000000 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600199#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips8eceeb72009-08-21 16:33:15 -0500201#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500202 | (0x0442 << SDRAM_MODE_SD_SHIFT))
203 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600205
206/*
207 * Memory test
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
210#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
211#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips5e918a92008-01-16 00:38:05 -0600212
213/*
214 * The reserved memory
215 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200216#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips5e918a92008-01-16 00:38:05 -0600217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
219#define CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600220#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#undef CONFIG_SYS_RAMBOOT
Kim Phillips5e918a92008-01-16 00:38:05 -0600222#endif
223
Kevin Hao16c8c172016-07-08 11:25:14 +0800224#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500225#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips5e918a92008-01-16 00:38:05 -0600226
227/*
228 * Initial RAM Base Address Setup
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_INIT_RAM_LOCK 1
231#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200232#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500233#define CONFIG_SYS_GBL_DATA_OFFSET \
234 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips5e918a92008-01-16 00:38:05 -0600235
236/*
237 * Local Bus Configuration & Clock Setup
238 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500239#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
240#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Bruce0914f482010-06-17 11:37:18 -0500242#define CONFIG_FSL_ELBC 1
Kim Phillips5e918a92008-01-16 00:38:05 -0600243
244/*
245 * FLASH on the Local Bus
246 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200248#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
250#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600251
Joe Hershberger5afe9722011-10-11 23:57:19 -0500252#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
253#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
254#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Kim Phillips5e918a92008-01-16 00:38:05 -0600255
Joe Hershberger5afe9722011-10-11 23:57:19 -0500256 /* Window base at flash base */
257#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600259
Joe Hershberger5afe9722011-10-11 23:57:19 -0500260#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500261 | BR_PS_16 /* 16 bit port */ \
262 | BR_MS_GPCM /* MSEL = GPCM */ \
263 | BR_V) /* valid */
264#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Kim Phillips5e918a92008-01-16 00:38:05 -0600265 | OR_GPCM_XACS \
266 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500267 | OR_GPCM_EHTR_SET \
Kim Phillips5e918a92008-01-16 00:38:05 -0600268 | OR_GPCM_EAD)
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500269 /* 0xFF800191 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
272#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips5e918a92008-01-16 00:38:05 -0600273
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#undef CONFIG_SYS_FLASH_CHECKSUM
275#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
276#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips5e918a92008-01-16 00:38:05 -0600277
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300278/*
279 * NAND Flash on the Local Bus
280 */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500281#define CONFIG_SYS_NAND_BASE 0xE0600000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500282#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500283 | BR_DECC_CHK_GEN /* Use HW ECC */ \
284 | BR_PS_8 /* 8 bit port */ \
285 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500286 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500287#define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500288 | OR_FCM_CSCT \
289 | OR_FCM_CST \
290 | OR_FCM_CHT \
291 | OR_FCM_SCY_1 \
292 | OR_FCM_TRLX \
293 | OR_FCM_EHTR)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500295#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Anton Vorontsov46a3aee2008-03-24 17:40:23 +0300296
Timur Tabi89c77842008-02-08 13:15:55 -0600297/* Vitesse 7385 */
298
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600300
Timur Tabi89c77842008-02-08 13:15:55 -0600301#ifdef CONFIG_VSC7385_ENET
302
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500303#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
304 | BR_PS_8 \
305 | BR_MS_GPCM \
306 | BR_V)
307 /* 0xF0000801 */
308#define CONFIG_SYS_OR2_PRELIM (OR_AM_128KB \
309 | OR_GPCM_CSNT \
310 | OR_GPCM_XACS \
311 | OR_GPCM_SCY_15 \
312 | OR_GPCM_SETA \
313 | OR_GPCM_TRLX_SET \
314 | OR_GPCM_EHTR_SET \
315 | OR_GPCM_EAD)
316 /* 0xfffe09ff */
317
Joe Hershberger5afe9722011-10-11 23:57:19 -0500318 /* Access Base */
319#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500320#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Kim Phillips5e918a92008-01-16 00:38:05 -0600321
Timur Tabi89c77842008-02-08 13:15:55 -0600322#endif
323
Kim Phillips5e918a92008-01-16 00:38:05 -0600324/*
325 * Serial Port
326 */
327#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_NS16550_SERIAL
329#define CONFIG_SYS_NS16550_REG_SIZE 1
330#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips5e918a92008-01-16 00:38:05 -0600331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500333 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips5e918a92008-01-16 00:38:05 -0600334
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
336#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips5e918a92008-01-16 00:38:05 -0600337
Anton Vorontsov2bd74602008-03-24 17:40:43 +0300338/* SERDES */
339#define CONFIG_FSL_SERDES
340#define CONFIG_FSL_SERDES1 0xe3000
341#define CONFIG_FSL_SERDES2 0xe3100
342
Kim Phillips5e918a92008-01-16 00:38:05 -0600343/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200344#define CONFIG_SYS_I2C
345#define CONFIG_SYS_I2C_FSL
346#define CONFIG_SYS_FSL_I2C_SPEED 400000
347#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
348#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
349#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips5e918a92008-01-16 00:38:05 -0600350
351/*
352 * Config on-board RTC
353 */
354#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600356
357/*
358 * General PCI
359 * Addresses are mapped 1-1.
360 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500361#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
362#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
363#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
365#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
366#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
367#define CONFIG_SYS_PCI_IO_BASE 0x00000000
368#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
369#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips5e918a92008-01-16 00:38:05 -0600370
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
372#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
373#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips5e918a92008-01-16 00:38:05 -0600374
Anton Vorontsov7e915582009-02-19 18:20:52 +0300375#define CONFIG_SYS_PCIE1_BASE 0xA0000000
376#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
377#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
378#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
379#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
380#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
381#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
382#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
383#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
384
385#define CONFIG_SYS_PCIE2_BASE 0xC0000000
386#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
387#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
388#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
389#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
390#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
391#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
392#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
393#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
394
Kim Phillips5e918a92008-01-16 00:38:05 -0600395#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000396#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips5e918a92008-01-16 00:38:05 -0600397
Kim Phillips5e918a92008-01-16 00:38:05 -0600398#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips5e918a92008-01-16 00:38:05 -0600400#endif /* CONFIG_PCI */
401
Kim Phillips5e918a92008-01-16 00:38:05 -0600402/*
403 * TSEC
404 */
Timur Tabi89c77842008-02-08 13:15:55 -0600405#ifdef CONFIG_TSEC_ENET
Kim Phillips5e918a92008-01-16 00:38:05 -0600406
Timur Tabi89c77842008-02-08 13:15:55 -0600407#define CONFIG_GMII /* MII PHY management */
408
409#define CONFIG_TSEC1
410
411#ifdef CONFIG_TSEC1
412#define CONFIG_HAS_ETH0
Kim Phillips5e918a92008-01-16 00:38:05 -0600413#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips5e918a92008-01-16 00:38:05 -0600415#define TSEC1_PHY_ADDR 2
Kim Phillips5e918a92008-01-16 00:38:05 -0600416#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips5e918a92008-01-16 00:38:05 -0600417#define TSEC1_PHYIDX 0
Timur Tabi89c77842008-02-08 13:15:55 -0600418#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600419
Timur Tabi89c77842008-02-08 13:15:55 -0600420#ifdef CONFIG_TSEC2
421#define CONFIG_HAS_ETH1
422#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600424#define TSEC2_PHY_ADDR 0x1c
425#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
426#define TSEC2_PHYIDX 0
427#endif
Kim Phillips5e918a92008-01-16 00:38:05 -0600428
429/* Options are: TSEC[0-1] */
430#define CONFIG_ETHPRIME "TSEC0"
431
Timur Tabi89c77842008-02-08 13:15:55 -0600432#endif
433
Kim Phillips5e918a92008-01-16 00:38:05 -0600434/*
Kim Phillips730e7922008-03-28 14:31:23 -0500435 * SATA
436 */
437#define CONFIG_LIBATA
438#define CONFIG_FSL_SATA
439
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips730e7922008-03-28 14:31:23 -0500441#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500443#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
444#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500445#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500447#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
448#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips730e7922008-03-28 14:31:23 -0500449
450#ifdef CONFIG_FSL_SATA
451#define CONFIG_LBA48
452#define CONFIG_CMD_SATA
Kim Phillips730e7922008-03-28 14:31:23 -0500453#endif
454
455/*
Kim Phillips5e918a92008-01-16 00:38:05 -0600456 * Environment
457 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200458#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200459 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger5afe9722011-10-11 23:57:19 -0500460 #define CONFIG_ENV_ADDR \
461 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200462 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
463 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips5e918a92008-01-16 00:38:05 -0600464#else
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200465 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200466 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200467 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips5e918a92008-01-16 00:38:05 -0600468#endif
469
470#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200471#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips5e918a92008-01-16 00:38:05 -0600472
473/*
474 * BOOTP options
475 */
476#define CONFIG_BOOTP_BOOTFILESIZE
477#define CONFIG_BOOTP_BOOTPATH
478#define CONFIG_BOOTP_GATEWAY
479#define CONFIG_BOOTP_HOSTNAME
480
Kim Phillips5e918a92008-01-16 00:38:05 -0600481/*
482 * Command line configuration.
483 */
Kim Phillips5e918a92008-01-16 00:38:05 -0600484
485#if defined(CONFIG_PCI)
486#define CONFIG_CMD_PCI
487#endif
488
Kim Phillips5e918a92008-01-16 00:38:05 -0600489#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500490#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips5e918a92008-01-16 00:38:05 -0600491
492#undef CONFIG_WATCHDOG /* watchdog disabled */
493
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400494#ifdef CONFIG_MMC
495#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800496#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400497#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsovc9646ed2009-06-10 00:25:30 +0400498#endif
499
Kim Phillips5e918a92008-01-16 00:38:05 -0600500/*
501 * Miscellaneous configurable options
502 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500503#define CONFIG_SYS_LONGHELP /* undef to save memory */
504#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips5e918a92008-01-16 00:38:05 -0600505
506#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600508#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200509 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600510#endif
511
Joe Hershberger5afe9722011-10-11 23:57:19 -0500512 /* Print Buffer Size */
513#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
514#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
515 /* Boot Argument Buffer Size */
516#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Kim Phillips5e918a92008-01-16 00:38:05 -0600517
518/*
519 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700520 * have to be in the first 256 MB of memory, since this is
Kim Phillips5e918a92008-01-16 00:38:05 -0600521 * the maximum mapped by the Linux kernel during initialization.
522 */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500523#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao63865272016-07-08 11:25:15 +0800524#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips5e918a92008-01-16 00:38:05 -0600525
526/*
527 * Core HID Setup
528 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500529#define CONFIG_SYS_HID0_INIT 0x000000000
Joe Hershberger5afe9722011-10-11 23:57:19 -0500530#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
531 | HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200532#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips5e918a92008-01-16 00:38:05 -0600533
534/*
535 * MMU Setup
536 */
537
Becky Bruce31d82672008-05-08 19:02:12 -0500538#define CONFIG_HIGH_BATS 1 /* High BATs supported */
539
Kim Phillips5e918a92008-01-16 00:38:05 -0600540/* DDR: cache cacheable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200541#define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
542#define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
Kim Phillips5e918a92008-01-16 00:38:05 -0600543
Joe Hershberger5afe9722011-10-11 23:57:19 -0500544#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500545 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500546 | BATL_MEMCOHERENCE)
547#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
548 | BATU_BL_256M \
549 | BATU_VS \
550 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200551#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
552#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips5e918a92008-01-16 00:38:05 -0600553
Joe Hershberger5afe9722011-10-11 23:57:19 -0500554#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500555 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500556 | BATL_MEMCOHERENCE)
557#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
558 | BATU_BL_256M \
559 | BATU_VS \
560 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200561#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
562#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips5e918a92008-01-16 00:38:05 -0600563
564/* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500565#define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500566 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500567 | BATL_CACHEINHIBIT \
568 | BATL_GUARDEDSTORAGE)
569#define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
570 | BATU_BL_8M \
571 | BATU_VS \
572 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200573#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
574#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips5e918a92008-01-16 00:38:05 -0600575
576/* L2 Switch: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500577#define CONFIG_SYS_IBAT3L (CONFIG_SYS_VSC7385_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500578 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500579 | BATL_CACHEINHIBIT \
580 | BATL_GUARDEDSTORAGE)
581#define CONFIG_SYS_IBAT3U (CONFIG_SYS_VSC7385_BASE \
582 | BATU_BL_128K \
583 | BATU_VS \
584 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200585#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
586#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips5e918a92008-01-16 00:38:05 -0600587
588/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500589#define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500590 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500591 | BATL_MEMCOHERENCE)
592#define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
593 | BATU_BL_32M \
594 | BATU_VS \
595 | BATU_VP)
596#define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500597 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500598 | BATL_CACHEINHIBIT \
599 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200600#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips5e918a92008-01-16 00:38:05 -0600601
602/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500603#define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger5afe9722011-10-11 23:57:19 -0500604#define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
605 | BATU_BL_128K \
606 | BATU_VS \
607 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200608#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
609#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips5e918a92008-01-16 00:38:05 -0600610
611#ifdef CONFIG_PCI
612/* PCI MEM space: cacheable */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500613#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500614 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500615 | BATL_MEMCOHERENCE)
616#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
617 | BATU_BL_256M \
618 | BATU_VS \
619 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200620#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
621#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips5e918a92008-01-16 00:38:05 -0600622/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger5afe9722011-10-11 23:57:19 -0500623#define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500624 | BATL_PP_RW \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500625 | BATL_CACHEINHIBIT \
626 | BATL_GUARDEDSTORAGE)
627#define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
628 | BATU_BL_256M \
629 | BATU_VS \
630 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200631#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
632#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips5e918a92008-01-16 00:38:05 -0600633#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200634#define CONFIG_SYS_IBAT6L (0)
635#define CONFIG_SYS_IBAT6U (0)
636#define CONFIG_SYS_IBAT7L (0)
637#define CONFIG_SYS_IBAT7U (0)
638#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
639#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
640#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
641#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips5e918a92008-01-16 00:38:05 -0600642#endif
643
Kim Phillips5e918a92008-01-16 00:38:05 -0600644#if defined(CONFIG_CMD_KGDB)
645#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips5e918a92008-01-16 00:38:05 -0600646#endif
647
648/*
649 * Environment Configuration
650 */
651#define CONFIG_ENV_OVERWRITE
652
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300653#define CONFIG_HAS_FSL_DR_USB
Nikhil Badola6c3c5752014-10-20 16:31:01 +0530654#define CONFIG_USB_EHCI
655#define CONFIG_USB_EHCI_FSL
656#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov18e69a32008-03-14 23:20:18 +0300657
Joe Hershberger5afe9722011-10-11 23:57:19 -0500658#define CONFIG_NETDEV "eth1"
Kim Phillips5e918a92008-01-16 00:38:05 -0600659
660#define CONFIG_HOSTNAME mpc837x_rdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000661#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500662#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000663#define CONFIG_BOOTFILE "uImage"
Joe Hershberger5afe9722011-10-11 23:57:19 -0500664 /* U-Boot image on TFTP server */
665#define CONFIG_UBOOTPATH "u-boot.bin"
666#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips5e918a92008-01-16 00:38:05 -0600667
Joe Hershberger5afe9722011-10-11 23:57:19 -0500668 /* default location for tftp and bootm */
669#define CONFIG_LOADADDR 800000
Kim Phillips5e918a92008-01-16 00:38:05 -0600670
Kim Phillips5e918a92008-01-16 00:38:05 -0600671#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500672 "netdev=" CONFIG_NETDEV "\0" \
673 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600674 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut5368c552012-09-23 17:41:24 +0200675 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
676 " +$filesize; " \
677 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
678 " +$filesize; " \
679 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
680 " $filesize; " \
681 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
682 " +$filesize; " \
683 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
684 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500685 "fdtaddr=780000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500686 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600687 "ramdiskaddr=1000000\0" \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500688 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips5e918a92008-01-16 00:38:05 -0600689 "console=ttyS0\0" \
690 "setbootargs=setenv bootargs " \
691 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
692 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger5afe9722011-10-11 23:57:19 -0500693 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
694 "$netdev:off " \
Kim Phillips5e918a92008-01-16 00:38:05 -0600695 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
696
697#define CONFIG_NFSBOOTCOMMAND \
698 "setenv rootdev /dev/nfs;" \
699 "run setbootargs;" \
700 "run setipargs;" \
701 "tftp $loadaddr $bootfile;" \
702 "tftp $fdtaddr $fdtfile;" \
703 "bootm $loadaddr - $fdtaddr"
704
705#define CONFIG_RAMBOOTCOMMAND \
706 "setenv rootdev /dev/ram;" \
707 "run setbootargs;" \
708 "tftp $ramdiskaddr $ramdiskfile;" \
709 "tftp $loadaddr $bootfile;" \
710 "tftp $fdtaddr $fdtfile;" \
711 "bootm $loadaddr $ramdiskaddr $fdtaddr"
712
Kim Phillips5e918a92008-01-16 00:38:05 -0600713#endif /* __CONFIG_H */