blob: c4f1da92186fcca1c16237390bfebb398cdcc420 [file] [log] [blame]
Michal Simeka502a872021-05-10 16:02:15 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * dts file for KV260 revA Carrier Card
4 *
Michal Simek8daa7862023-09-22 12:35:41 +02005 * (C) Copyright 2020 - 2022, Xilinx, Inc.
6 * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc.
Michal Simeka502a872021-05-10 16:02:15 +02007 *
8 * SD level shifter:
Michal Simekc5eb6c22023-09-22 12:35:40 +02009 * "A" - A01 board un-modified (NXP)
10 * "Y" - A01 board modified with legacy interposer (Nexperia)
11 * "Z" - A01 board modified with Diode interposer
Michal Simeka502a872021-05-10 16:02:15 +020012 *
Michal Simek174d72842023-07-10 14:35:49 +020013 * Michal Simek <michal.simek@amd.com>
Michal Simeka502a872021-05-10 16:02:15 +020014 */
15
Michal Simek464f6552021-08-06 11:12:29 +020016#include <dt-bindings/gpio/gpio.h>
17#include <dt-bindings/net/ti-dp83867.h>
18#include <dt-bindings/phy/phy.h>
19#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
Michal Simeka502a872021-05-10 16:02:15 +020020
21/dts-v1/;
22/plugin/;
23
Michal Simekb6d8d4b2021-06-10 17:59:46 +020024&{/} {
Michal Simeka502a872021-05-10 16:02:15 +020025 compatible = "xlnx,zynqmp-sk-kv260-revA",
26 "xlnx,zynqmp-sk-kv260-revY",
27 "xlnx,zynqmp-sk-kv260-revZ",
28 "xlnx,zynqmp-sk-kv260", "xlnx,zynqmp";
Michal Simek8489b6d2023-01-18 13:04:14 +010029 model = "ZynqMP KV260 revA";
Michal Simekb6d8d4b2021-06-10 17:59:46 +020030};
Michal Simeka502a872021-05-10 16:02:15 +020031
Michal Simekb6d8d4b2021-06-10 17:59:46 +020032&i2c1 { /* I2C_SCK C23/C24 - MIO from SOM */
33 #address-cells = <1>;
34 #size-cells = <0>;
35 pinctrl-names = "default", "gpio";
36 pinctrl-0 = <&pinctrl_i2c1_default>;
37 pinctrl-1 = <&pinctrl_i2c1_gpio>;
Manikanta Guntupalli28dc3562023-07-10 14:37:28 +020038 scl-gpios = <&gpio 24 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
39 sda-gpios = <&gpio 25 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
Michal Simeka502a872021-05-10 16:02:15 +020040
Michal Simekb6d8d4b2021-06-10 17:59:46 +020041 u14: ina260@40 { /* u14 */
42 compatible = "ti,ina260";
43 #io-channel-cells = <1>;
44 label = "ina260-u14";
45 reg = <0x40>;
46 };
47 /* u27 - 0xe0 - STDP4320 DP/HDMI splitter */
48};
Michal Simeka502a872021-05-10 16:02:15 +020049
Michal Simekb6d8d4b2021-06-10 17:59:46 +020050&amba {
51 ina260-u14 {
52 compatible = "iio-hwmon";
53 io-channels = <&u14 0>, <&u14 1>, <&u14 2>;
Michal Simeka502a872021-05-10 16:02:15 +020054 };
55
Michal Simekb6d8d4b2021-06-10 17:59:46 +020056 si5332_0: si5332_0 { /* u17 */
57 compatible = "fixed-clock";
58 #clock-cells = <0>;
59 clock-frequency = <125000000>;
Michal Simeka502a872021-05-10 16:02:15 +020060 };
61
Michal Simekb6d8d4b2021-06-10 17:59:46 +020062 si5332_1: si5332_1 { /* u17 */
63 compatible = "fixed-clock";
64 #clock-cells = <0>;
65 clock-frequency = <25000000>;
66 };
67
68 si5332_2: si5332_2 { /* u17 */
69 compatible = "fixed-clock";
70 #clock-cells = <0>;
71 clock-frequency = <48000000>;
72 };
73
74 si5332_3: si5332_3 { /* u17 */
75 compatible = "fixed-clock";
76 #clock-cells = <0>;
77 clock-frequency = <24000000>;
78 };
79
80 si5332_4: si5332_4 { /* u17 */
81 compatible = "fixed-clock";
82 #clock-cells = <0>;
83 clock-frequency = <26000000>;
84 };
85
86 si5332_5: si5332_5 { /* u17 */
87 compatible = "fixed-clock";
88 #clock-cells = <0>;
89 clock-frequency = <27000000>;
90 };
91};
92
Michal Simeka502a872021-05-10 16:02:15 +020093/* DP/USB 3.0 and SATA */
Michal Simekb6d8d4b2021-06-10 17:59:46 +020094&psgtr {
95 status = "okay";
96 /* pcie, usb3, sata */
97 clocks = <&si5332_5>, <&si5332_4>, <&si5332_0>;
98 clock-names = "ref0", "ref1", "ref2";
99};
100
101&sata {
102 status = "okay";
103 /* SATA OOB timing settings */
104 ceva,p0-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
105 ceva,p0-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
106 ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
107 ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
108 ceva,p1-cominit-params = /bits/ 8 <0x18 0x40 0x18 0x28>;
109 ceva,p1-comwake-params = /bits/ 8 <0x06 0x14 0x08 0x0E>;
110 ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
111 ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
112 phy-names = "sata-phy";
113 phys = <&psgtr 3 PHY_TYPE_SATA 1 2>;
114};
115
116&zynqmp_dpsub {
Michal Simekb611f7f2022-06-24 14:14:25 +0200117 status = "okay";
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200118 phy-names = "dp-phy0", "dp-phy1";
119 phys = <&psgtr 1 PHY_TYPE_DP 0 0>, <&psgtr 0 PHY_TYPE_DP 1 0>;
Michal Simek59e1bdd2022-02-23 16:17:38 +0100120 assigned-clock-rates = <27000000>, <25000000>, <300000000>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200121};
122
123&zynqmp_dpdma {
124 status = "okay";
Michal Simek59e1bdd2022-02-23 16:17:38 +0100125 assigned-clock-rates = <600000000>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200126};
127
128&usb0 {
129 status = "okay";
130 pinctrl-names = "default";
131 pinctrl-0 = <&pinctrl_usb0_default>;
Manish Narani15ca9eb2021-07-14 06:17:19 -0600132 phy-names = "usb3-phy";
133 phys = <&psgtr 2 PHY_TYPE_USB3 0 1>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200134 usbhub: usb5744 { /* u43 */
135 compatible = "microchip,usb5744";
Michal Simek2f6e1dd2022-02-23 16:17:42 +0100136 reset-gpios = <&gpio 44 GPIO_ACTIVE_LOW>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200137 };
138};
139
140&dwc3_0 {
141 status = "okay";
142 dr_mode = "host";
143 snps,usb3_lpm_capable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200144 maximum-speed = "super-speed";
145};
146
147&sdhci1 { /* on CC with tuned parameters */
148 status = "okay";
149 pinctrl-names = "default";
150 pinctrl-0 = <&pinctrl_sdhci1_default>;
151 /*
152 * SD 3.0 requires level shifter and this property
153 * should be removed if the board has level shifter and
154 * need to work in UHS mode
155 */
156 no-1-8-v;
157 disable-wp;
158 xlnx,mio-bank = <1>;
Michal Simeka3efa532022-02-23 16:17:39 +0100159 assigned-clock-rates = <187498123>;
Michal Simek1b273a92023-09-22 12:35:34 +0200160 bus-width = <4>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200161};
162
Michal Simekdd0ebfe2023-02-20 09:09:04 +0100163&gem3 {
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200164 status = "okay";
165 pinctrl-names = "default";
166 pinctrl-0 = <&pinctrl_gem3_default>;
167 phy-handle = <&phy0>;
168 phy-mode = "rgmii-id";
Harini Katakam6a251f22023-07-10 14:37:33 +0200169 assigned-clock-rates = <250000000>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200170
171 mdio: mdio {
172 #address-cells = <1>;
173 #size-cells = <0>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200174
175 phy0: ethernet-phy@1 {
176 #phy-cells = <1>;
177 reg = <1>;
Michal Simekff794482022-02-23 16:17:40 +0100178 compatible = "ethernet-phy-id2000.a231";
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200179 ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
180 ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
181 ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
182 ti,dp83867-rxctrl-strap-quirk;
Michal Simekff794482022-02-23 16:17:40 +0100183 reset-assert-us = <100>;
184 reset-deassert-us = <280>;
185 reset-gpios = <&gpio 38 GPIO_ACTIVE_LOW>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200186 };
187 };
188};
189
Michal Simekdd0ebfe2023-02-20 09:09:04 +0100190&pinctrl0 {
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200191 status = "okay";
192
Tejas Bhumkar820bad02023-10-20 10:36:22 +0530193 pinctrl_gpio0_default: gpio0-default {
194 conf {
195 groups = "gpio0_38_grp";
196 bias-pull-up;
197 power-source = <IO_STANDARD_LVCMOS18>;
198 };
199
200 mux {
201 groups = "gpio0_38_grp";
202 function = "gpio0";
203 };
204
205 conf-tx {
206 pins = "MIO38";
207 bias-disable;
208 output-enable;
209 };
210 };
211
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200212 pinctrl_uart1_default: uart1-default {
213 conf {
214 groups = "uart1_9_grp";
215 slew-rate = <SLEW_RATE_SLOW>;
216 power-source = <IO_STANDARD_LVCMOS18>;
217 drive-strength = <12>;
218 };
219
220 conf-rx {
221 pins = "MIO37";
222 bias-high-impedance;
223 };
224
225 conf-tx {
226 pins = "MIO36";
227 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200228 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200229 };
230
231 mux {
232 groups = "uart1_9_grp";
233 function = "uart1";
Michal Simeka502a872021-05-10 16:02:15 +0200234 };
235 };
236
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200237 pinctrl_i2c1_default: i2c1-default {
238 conf {
239 groups = "i2c1_6_grp";
240 bias-pull-up;
241 slew-rate = <SLEW_RATE_SLOW>;
242 power-source = <IO_STANDARD_LVCMOS18>;
243 };
244
245 mux {
246 groups = "i2c1_6_grp";
247 function = "i2c1";
Michal Simeka502a872021-05-10 16:02:15 +0200248 };
249 };
250
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200251 pinctrl_i2c1_gpio: i2c1-gpio {
252 conf {
253 groups = "gpio0_24_grp", "gpio0_25_grp";
254 slew-rate = <SLEW_RATE_SLOW>;
255 power-source = <IO_STANDARD_LVCMOS18>;
256 };
257
258 mux {
259 groups = "gpio0_24_grp", "gpio0_25_grp";
260 function = "gpio0";
Michal Simeka502a872021-05-10 16:02:15 +0200261 };
262 };
263
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200264 pinctrl_gem3_default: gem3-default {
265 conf {
266 groups = "ethernet3_0_grp";
267 slew-rate = <SLEW_RATE_SLOW>;
268 power-source = <IO_STANDARD_LVCMOS18>;
269 };
270
271 conf-rx {
272 pins = "MIO70", "MIO72", "MIO74";
273 bias-high-impedance;
274 low-power-disable;
275 };
276
277 conf-bootstrap {
278 pins = "MIO71", "MIO73", "MIO75";
279 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200280 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200281 low-power-disable;
282 };
283
284 conf-tx {
285 pins = "MIO64", "MIO65", "MIO66",
286 "MIO67", "MIO68", "MIO69";
287 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200288 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200289 low-power-enable;
290 };
291
292 conf-mdio {
293 groups = "mdio3_0_grp";
294 slew-rate = <SLEW_RATE_SLOW>;
295 power-source = <IO_STANDARD_LVCMOS18>;
296 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200297 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200298 };
299
300 mux-mdio {
301 function = "mdio3";
302 groups = "mdio3_0_grp";
303 };
304
305 mux {
306 function = "ethernet3";
307 groups = "ethernet3_0_grp";
Michal Simeka502a872021-05-10 16:02:15 +0200308 };
309 };
310
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200311 pinctrl_usb0_default: usb0-default {
312 conf {
313 groups = "usb0_0_grp";
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200314 power-source = <IO_STANDARD_LVCMOS18>;
315 };
316
317 conf-rx {
318 pins = "MIO52", "MIO53", "MIO55";
319 bias-high-impedance;
Ashok Reddy Somab8745e72022-06-15 12:16:13 +0200320 drive-strength = <12>;
321 slew-rate = <SLEW_RATE_FAST>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200322 };
323
324 conf-tx {
325 pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
326 "MIO60", "MIO61", "MIO62", "MIO63";
327 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200328 output-enable;
Ashok Reddy Somab8745e72022-06-15 12:16:13 +0200329 drive-strength = <4>;
330 slew-rate = <SLEW_RATE_SLOW>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200331 };
332
333 mux {
334 groups = "usb0_0_grp";
335 function = "usb0";
Michal Simeka502a872021-05-10 16:02:15 +0200336 };
337 };
338
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200339 pinctrl_sdhci1_default: sdhci1-default {
340 conf {
341 groups = "sdio1_0_grp";
342 slew-rate = <SLEW_RATE_SLOW>;
343 power-source = <IO_STANDARD_LVCMOS18>;
344 bias-disable;
345 };
346
347 conf-cd {
348 groups = "sdio1_cd_0_grp";
349 bias-high-impedance;
350 bias-pull-up;
351 slew-rate = <SLEW_RATE_SLOW>;
352 power-source = <IO_STANDARD_LVCMOS18>;
353 };
354
355 mux-cd {
356 groups = "sdio1_cd_0_grp";
357 function = "sdio1_cd";
358 };
359
360 mux {
361 groups = "sdio1_0_grp";
362 function = "sdio1";
Michal Simeka502a872021-05-10 16:02:15 +0200363 };
364 };
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200365};
Michal Simeka502a872021-05-10 16:02:15 +0200366
Tejas Bhumkar820bad02023-10-20 10:36:22 +0530367&gpio {
368 status = "okay";
369 pinctrl-names = "default";
370 pinctrl-0 = <&pinctrl_gpio0_default>;
371};
372
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200373&uart1 {
374 status = "okay";
375 pinctrl-names = "default";
376 pinctrl-0 = <&pinctrl_uart1_default>;
Michal Simeka502a872021-05-10 16:02:15 +0200377};