blob: f1c9f7bafe2476d8a051a8bc9ac24d7bbad17193 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Edgar E. Iglesias721aed72015-09-25 23:46:08 -07002/*
3 * TI PHY drivers
4 *
Edgar E. Iglesias721aed72015-09-25 23:46:08 -07005 */
6#include <common.h>
7#include <phy.h>
Dan Murphy085445c2016-05-02 15:45:59 -05008#include <linux/compat.h>
9#include <malloc.h>
10
11#include <fdtdec.h>
12#include <dm.h>
13#include <dt-bindings/net/ti-dp83867.h>
14
15DECLARE_GLOBAL_DATA_PTR;
Edgar E. Iglesias721aed72015-09-25 23:46:08 -070016
17/* TI DP83867 */
18#define DP83867_DEVADDR 0x1f
19
20#define MII_DP83867_PHYCTRL 0x10
21#define MII_DP83867_MICR 0x12
Siva Durga Prasad Paladugu85b949f2016-03-25 12:53:43 +053022#define MII_DP83867_CFG2 0x14
23#define MII_DP83867_BISCR 0x16
Edgar E. Iglesias721aed72015-09-25 23:46:08 -070024#define DP83867_CTRL 0x1f
25
26/* Extended Registers */
Murali Karicheri63d31922018-06-28 14:26:34 -050027#define DP83867_CFG4 0x0031
Edgar E. Iglesias721aed72015-09-25 23:46:08 -070028#define DP83867_RGMIICTL 0x0032
29#define DP83867_RGMIIDCTL 0x0086
Mugunthan V N64631702017-01-24 11:15:40 -060030#define DP83867_IO_MUX_CFG 0x0170
Edgar E. Iglesias721aed72015-09-25 23:46:08 -070031
32#define DP83867_SW_RESET BIT(15)
33#define DP83867_SW_RESTART BIT(14)
34
35/* MICR Interrupt bits */
36#define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
37#define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
38#define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
39#define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
40#define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
41#define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
42#define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
43#define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
44#define MII_DP83867_MICR_WOL_INT_EN BIT(3)
45#define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
46#define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
47#define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
48
49/* RGMIICTL bits */
50#define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
51#define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
52
53/* PHY CTRL bits */
54#define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
Michal Simek01790632015-10-19 10:43:30 +020055#define DP83867_MDI_CROSSOVER 5
56#define DP83867_MDI_CROSSOVER_AUTO 2
Siva Durga Prasad Paladugu85b949f2016-03-25 12:53:43 +053057#define DP83867_MDI_CROSSOVER_MDIX 2
58#define DP83867_PHYCTRL_SGMIIEN 0x0800
59#define DP83867_PHYCTRL_RXFIFO_SHIFT 12
60#define DP83867_PHYCTRL_TXFIFO_SHIFT 14
Edgar E. Iglesias721aed72015-09-25 23:46:08 -070061
62/* RGMIIDCTL bits */
63#define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
64
Siva Durga Prasad Paladugu85b949f2016-03-25 12:53:43 +053065/* CFG2 bits */
66#define MII_DP83867_CFG2_SPEEDOPT_10EN 0x0040
67#define MII_DP83867_CFG2_SGMII_AUTONEGEN 0x0080
68#define MII_DP83867_CFG2_SPEEDOPT_ENH 0x0100
69#define MII_DP83867_CFG2_SPEEDOPT_CNT 0x0800
70#define MII_DP83867_CFG2_SPEEDOPT_INTLOW 0x2000
71#define MII_DP83867_CFG2_MASK 0x003F
72
Edgar E. Iglesias721aed72015-09-25 23:46:08 -070073#define MII_MMD_CTRL 0x0d /* MMD Access Control Register */
74#define MII_MMD_DATA 0x0e /* MMD Access Data Register */
75
76/* MMD Access Control register fields */
77#define MII_MMD_CTRL_DEVAD_MASK 0x1f /* Mask MMD DEVAD*/
78#define MII_MMD_CTRL_ADDR 0x0000 /* Address */
79#define MII_MMD_CTRL_NOINCR 0x4000 /* no post increment */
80#define MII_MMD_CTRL_INCR_RDWT 0x8000 /* post increment on reads & writes */
81#define MII_MMD_CTRL_INCR_ON_WT 0xC000 /* post increment on writes only */
82
Dan Murphy085445c2016-05-02 15:45:59 -050083/* User setting - can be taken from DTS */
84#define DEFAULT_RX_ID_DELAY DP83867_RGMIIDCTL_2_25_NS
85#define DEFAULT_TX_ID_DELAY DP83867_RGMIIDCTL_2_75_NS
86#define DEFAULT_FIFO_DEPTH DP83867_PHYCR_FIFO_DEPTH_4_B_NIB
87
Mugunthan V N64631702017-01-24 11:15:40 -060088/* IO_MUX_CFG bits */
89#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
90
91#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
92#define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
93
Dan Murphy085445c2016-05-02 15:45:59 -050094struct dp83867_private {
95 int rx_id_delay;
96 int tx_id_delay;
97 int fifo_depth;
Mugunthan V N64631702017-01-24 11:15:40 -060098 int io_impedance;
Murali Karicheri63d31922018-06-28 14:26:34 -050099 bool rxctrl_strap_quirk;
Dan Murphy085445c2016-05-02 15:45:59 -0500100};
101
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700102/**
103 * phy_read_mmd_indirect - reads data from the MMD registers
104 * @phydev: The PHY device bus
105 * @prtad: MMD Address
106 * @devad: MMD DEVAD
107 * @addr: PHY address on the MII bus
108 *
109 * Description: it reads data from the MMD registers (clause 22 to access to
110 * clause 45) of the specified phy address.
111 * To read these registers we have:
112 * 1) Write reg 13 // DEVAD
113 * 2) Write reg 14 // MMD Address
114 * 3) Write reg 13 // MMD Data Command for MMD DEVAD
115 * 3) Read reg 14 // Read MMD data
116 */
117int phy_read_mmd_indirect(struct phy_device *phydev, int prtad,
118 int devad, int addr)
119{
120 int value = -1;
121
122 /* Write the desired MMD Devad */
123 phy_write(phydev, addr, MII_MMD_CTRL, devad);
124
125 /* Write the desired MMD register address */
126 phy_write(phydev, addr, MII_MMD_DATA, prtad);
127
128 /* Select the Function : DATA with no post increment */
129 phy_write(phydev, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
130
131 /* Read the content of the MMD's selected register */
132 value = phy_read(phydev, addr, MII_MMD_DATA);
133 return value;
134}
135
136/**
137 * phy_write_mmd_indirect - writes data to the MMD registers
138 * @phydev: The PHY device
139 * @prtad: MMD Address
140 * @devad: MMD DEVAD
141 * @addr: PHY address on the MII bus
142 * @data: data to write in the MMD register
143 *
144 * Description: Write data from the MMD registers of the specified
145 * phy address.
146 * To write these registers we have:
147 * 1) Write reg 13 // DEVAD
148 * 2) Write reg 14 // MMD Address
149 * 3) Write reg 13 // MMD Data Command for MMD DEVAD
150 * 3) Write reg 14 // Write MMD data
151 */
152void phy_write_mmd_indirect(struct phy_device *phydev, int prtad,
153 int devad, int addr, u32 data)
154{
155 /* Write the desired MMD Devad */
156 phy_write(phydev, addr, MII_MMD_CTRL, devad);
157
158 /* Write the desired MMD register address */
159 phy_write(phydev, addr, MII_MMD_DATA, prtad);
160
161 /* Select the Function : DATA with no post increment */
162 phy_write(phydev, addr, MII_MMD_CTRL, (devad | MII_MMD_CTRL_NOINCR));
163
164 /* Write the data into MMD's selected register */
165 phy_write(phydev, addr, MII_MMD_DATA, data);
166}
167
Dan Murphy085445c2016-05-02 15:45:59 -0500168#if defined(CONFIG_DM_ETH)
169/**
170 * dp83867_data_init - Convenience function for setting PHY specific data
171 *
172 * @phydev: the phy_device struct
173 */
174static int dp83867_of_init(struct phy_device *phydev)
175{
176 struct dp83867_private *dp83867 = phydev->priv;
177 struct udevice *dev = phydev->dev;
Simon Glassda409cc2017-05-17 17:18:09 -0600178 int node = dev_of_offset(dev);
Mugunthan V N64631702017-01-24 11:15:40 -0600179 const void *fdt = gd->fdt_blob;
180
181 if (fdtdec_get_bool(fdt, node, "ti,max-output-impedance"))
182 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
183 else if (fdtdec_get_bool(fdt, node, "ti,min-output-impedance"))
184 dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
185 else
186 dp83867->io_impedance = -EINVAL;
Dan Murphy085445c2016-05-02 15:45:59 -0500187
Murali Karicheri63d31922018-06-28 14:26:34 -0500188 if (fdtdec_get_bool(fdt, node, "ti,dp83867-rxctrl-strap-quirk"))
189 dp83867->rxctrl_strap_quirk = true;
Simon Glasse160f7d2017-01-17 16:52:55 -0700190 dp83867->rx_id_delay = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Dan Murphy085445c2016-05-02 15:45:59 -0500191 "ti,rx-internal-delay", -1);
192
Simon Glasse160f7d2017-01-17 16:52:55 -0700193 dp83867->tx_id_delay = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Dan Murphy085445c2016-05-02 15:45:59 -0500194 "ti,tx-internal-delay", -1);
195
Simon Glasse160f7d2017-01-17 16:52:55 -0700196 dp83867->fifo_depth = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
Dan Murphy085445c2016-05-02 15:45:59 -0500197 "ti,fifo-depth", -1);
198
199 return 0;
200}
201#else
202static int dp83867_of_init(struct phy_device *phydev)
203{
204 struct dp83867_private *dp83867 = phydev->priv;
205
206 dp83867->rx_id_delay = DEFAULT_RX_ID_DELAY;
207 dp83867->tx_id_delay = DEFAULT_TX_ID_DELAY;
208 dp83867->fifo_depth = DEFAULT_FIFO_DEPTH;
Mugunthan V N64631702017-01-24 11:15:40 -0600209 dp83867->io_impedance = -EINVAL;
Dan Murphy085445c2016-05-02 15:45:59 -0500210
211 return 0;
212}
213#endif
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700214
215static int dp83867_config(struct phy_device *phydev)
216{
Dan Murphy085445c2016-05-02 15:45:59 -0500217 struct dp83867_private *dp83867;
Siva Durga Prasad Paladugu85b949f2016-03-25 12:53:43 +0530218 unsigned int val, delay, cfg2;
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700219 int ret;
220
Dan Murphy085445c2016-05-02 15:45:59 -0500221 if (!phydev->priv) {
222 dp83867 = kzalloc(sizeof(*dp83867), GFP_KERNEL);
223 if (!dp83867)
224 return -ENOMEM;
225
226 phydev->priv = dp83867;
227 ret = dp83867_of_init(phydev);
228 if (ret)
229 goto err_out;
230 } else {
231 dp83867 = (struct dp83867_private *)phydev->priv;
232 }
233
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700234 /* Restart the PHY. */
235 val = phy_read(phydev, MDIO_DEVAD_NONE, DP83867_CTRL);
236 phy_write(phydev, MDIO_DEVAD_NONE, DP83867_CTRL,
237 val | DP83867_SW_RESTART);
238
Murali Karicheri63d31922018-06-28 14:26:34 -0500239 /* Mode 1 or 2 workaround */
240 if (dp83867->rxctrl_strap_quirk) {
241 val = phy_read_mmd_indirect(phydev, DP83867_CFG4,
242 DP83867_DEVADDR, phydev->addr);
243 val &= ~BIT(7);
244 phy_write_mmd_indirect(phydev, DP83867_CFG4,
245 DP83867_DEVADDR, phydev->addr, val);
246 }
247
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700248 if (phy_interface_is_rgmii(phydev)) {
249 ret = phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
Michal Simek01790632015-10-19 10:43:30 +0200250 (DP83867_MDI_CROSSOVER_AUTO << DP83867_MDI_CROSSOVER) |
Dan Murphy085445c2016-05-02 15:45:59 -0500251 (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT));
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700252 if (ret)
Dan Murphy085445c2016-05-02 15:45:59 -0500253 goto err_out;
Dan Murphy0a71cd72016-05-02 15:46:02 -0500254 } else if (phy_interface_is_sgmii(phydev)) {
Siva Durga Prasad Paladugu85b949f2016-03-25 12:53:43 +0530255 phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR,
256 (BMCR_ANENABLE | BMCR_FULLDPLX | BMCR_SPEED1000));
257
258 cfg2 = phy_read(phydev, phydev->addr, MII_DP83867_CFG2);
259 cfg2 &= MII_DP83867_CFG2_MASK;
260 cfg2 |= (MII_DP83867_CFG2_SPEEDOPT_10EN |
261 MII_DP83867_CFG2_SGMII_AUTONEGEN |
262 MII_DP83867_CFG2_SPEEDOPT_ENH |
263 MII_DP83867_CFG2_SPEEDOPT_CNT |
264 MII_DP83867_CFG2_SPEEDOPT_INTLOW);
265 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_CFG2, cfg2);
266
267 phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
268 DP83867_DEVADDR, phydev->addr, 0x0);
269
270 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_PHYCTRL,
271 DP83867_PHYCTRL_SGMIIEN |
272 (DP83867_MDI_CROSSOVER_MDIX <<
273 DP83867_MDI_CROSSOVER) |
Dan Murphy085445c2016-05-02 15:45:59 -0500274 (dp83867->fifo_depth << DP83867_PHYCTRL_RXFIFO_SHIFT) |
275 (dp83867->fifo_depth << DP83867_PHYCTRL_TXFIFO_SHIFT));
Siva Durga Prasad Paladugu85b949f2016-03-25 12:53:43 +0530276 phy_write(phydev, MDIO_DEVAD_NONE, MII_DP83867_BISCR, 0x0);
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700277 }
278
Phil Edworthy8abdead2016-12-09 10:46:02 +0000279 if (phy_interface_is_rgmii(phydev)) {
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700280 val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL,
281 DP83867_DEVADDR, phydev->addr);
282
283 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
284 val |= (DP83867_RGMII_TX_CLK_DELAY_EN |
285 DP83867_RGMII_RX_CLK_DELAY_EN);
286
287 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
288 val |= DP83867_RGMII_TX_CLK_DELAY_EN;
289
290 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
291 val |= DP83867_RGMII_RX_CLK_DELAY_EN;
292
293 phy_write_mmd_indirect(phydev, DP83867_RGMIICTL,
294 DP83867_DEVADDR, phydev->addr, val);
295
Dan Murphy085445c2016-05-02 15:45:59 -0500296 delay = (dp83867->rx_id_delay |
297 (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700298
299 phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL,
300 DP83867_DEVADDR, phydev->addr, delay);
Mugunthan V N64631702017-01-24 11:15:40 -0600301
302 if (dp83867->io_impedance >= 0) {
303 val = phy_read_mmd_indirect(phydev,
304 DP83867_IO_MUX_CFG,
305 DP83867_DEVADDR,
306 phydev->addr);
307 val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
308 val |= dp83867->io_impedance &
309 DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
310 phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG,
311 DP83867_DEVADDR, phydev->addr,
312 val);
313 }
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700314 }
315
316 genphy_config_aneg(phydev);
317 return 0;
Dan Murphy085445c2016-05-02 15:45:59 -0500318
319err_out:
320 kfree(dp83867);
321 return ret;
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700322}
323
324static struct phy_driver DP83867_driver = {
325 .name = "TI DP83867",
326 .uid = 0x2000a231,
327 .mask = 0xfffffff0,
328 .features = PHY_GBIT_FEATURES,
329 .config = &dp83867_config,
330 .startup = &genphy_startup,
331 .shutdown = &genphy_shutdown,
332};
333
334int phy_ti_init(void)
335{
336 phy_register(&DP83867_driver);
337 return 0;
338}