blob: d7d07a62fc96530bedf50e4f911a4b3b83e554c7 [file] [log] [blame]
wdenk2262cfe2002-11-18 00:14:45 +00001/*
2 * (C) Copyright 2002
3 * Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_X86 1 /* This is a X86 CPU */
wdenk7a8e9bed2003-05-31 18:35:21 +000037#define CONFIG_SC520 1 /* Include support for AMD SC520 */
38#define CONFIG_ALI152X 1 /* Include support for Ali 152x SIO */
wdenk2262cfe2002-11-18 00:14:45 +000039
wdenk8bde7f72003-06-27 21:31:46 +000040#define CFG_SDRAM_PRECHARGE_DELAY 6 /* 6T */
wdenk2262cfe2002-11-18 00:14:45 +000041#define CFG_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */
42#define CFG_SDRAM_RAS_CAS_DELAY 3 /* 3T */
43
44/* define at most one of these */
45#undef CFG_SDRAM_CAS_LATENCY_2T
46#define CFG_SDRAM_CAS_LATENCY_3T
47
48#define CFG_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
49#define CFG_RESET_GENERIC 1 /* use tripple-fault to reset cpu */
50#undef CFG_RESET_SC520 /* use SC520 MMCR's to reset cpu */
51#undef CFG_TIMER_SC520 /* use SC520 swtimers */
52#define CFG_TIMER_GENERIC 1 /* use the i8254 PIT timers */
53#undef CFG_TIMER_TSC /* use the Pentium TSC timers */
54#define CFG_USE_SIO_UART 0 /* prefer the uarts on the SIO to those
55 * in the SC520 on the CDP */
56
57#define CFG_STACK_SIZE 0x8000 /* Size of bootloader stack */
58
59#define CONFIG_SHOW_BOOT_PROGRESS 1
60#define CONFIG_LAST_STAGE_INIT 1
61
62/*
63 * Size of malloc() pool
64 */
65#define CONFIG_MALLOC_SIZE (CFG_ENV_SIZE + 128*1024)
66
67
wdenk2262cfe2002-11-18 00:14:45 +000068#define CONFIG_BAUDRATE 9600
69
wdenk7a8e9bed2003-05-31 18:35:21 +000070#define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PCI | CFG_CMD_JFFS2 | CFG_CMD_IDE | CFG_CMD_NET | CFG_CMD_EEPROM)
wdenk2262cfe2002-11-18 00:14:45 +000071
72/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
73#include <cmd_confdefs.h>
74
75#define CONFIG_BOOTDELAY 15
76#define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600"
77/* #define CONFIG_BOOTCOMMAND "bootm 38000000" */
78
79#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
80#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
81#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
82#endif
83
wdenk2262cfe2002-11-18 00:14:45 +000084
85/*
86 * Miscellaneous configurable options
87 */
88#define CFG_LONGHELP /* undef to save memory */
89#define CFG_PROMPT "boot > " /* Monitor Command Prompt */
90#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
91#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
92#define CFG_MAXARGS 16 /* max number of command args */
93#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
94
95#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
96#define CFG_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
97
98#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
99
wdenk7a8e9bed2003-05-31 18:35:21 +0000100#define CFG_LOAD_ADDR 0x100000 /* default load address */
wdenk2262cfe2002-11-18 00:14:45 +0000101
102#define CFG_HZ 1024 /* incrementer freq: 1kHz */
103
104 /* valid baudrates */
105#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
106
107
108/*-----------------------------------------------------------------------
109 * Physical Memory Map
110 */
111#define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */
112
wdenk2262cfe2002-11-18 00:14:45 +0000113/*-----------------------------------------------------------------------
114 * FLASH and environment organization
115 */
wdenk7a8e9bed2003-05-31 18:35:21 +0000116
117
118#define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
wdenk2262cfe2002-11-18 00:14:45 +0000119#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
120
121/* timeout values are in ticks */
122#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
123#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
124
wdenk7a8e9bed2003-05-31 18:35:21 +0000125#define CONFIG_SPI_EEPROM /* Support for SPI EEPROMs (AT25128) */
wdenk8bde7f72003-06-27 21:31:46 +0000126#define CONFIG_MW_EEPROM /* Support for MicroWire EEPROMs (AT93LC46) */
wdenk2262cfe2002-11-18 00:14:45 +0000127
128
wdenk7a8e9bed2003-05-31 18:35:21 +0000129/* allow to overwrite serial and ethaddr */
130#define CONFIG_ENV_OVERWRITE
131
132
133/* Environment in EEPROM */
134#define CFG_ENV_IS_IN_EEPROM 1
135#define CONFIG_SPI
136#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment EEPROM 16k is SPI is used or 128 bytes if MW is used*/
wdenk8bde7f72003-06-27 21:31:46 +0000137#define CFG_ENV_OFFSET 0
wdenk7a8e9bed2003-05-31 18:35:21 +0000138#define CONFIG_SC520_CDP_USE_SPI /* Store configuration in the SPI part */
139#undef CONFIG_SC520_CDP_USE_MW /* Store configuration in the MicroWire part */
140#define CONFIG_SPI_X 1
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200141
142/*
143 * JFFS2 partitions
144 */
145/* No command line, one static partition, whole device */
146#undef CONFIG_JFFS2_CMDLINE
147#define CONFIG_JFFS2_DEV "nor0"
148#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
149#define CONFIG_JFFS2_PART_OFFSET 0x00000000
150
151/* mtdparts command line support */
152/*
153#define CONFIG_JFFS2_CMDLINE
154#define MTDIDS_DEFAULT "nor0=SC520CDP Flash Bank #0"
155#define MTDPARTS_DEFAULT "mtdparts=SC520CDP Flash Bank #0:-(jffs2)"
156*/
wdenk7a8e9bed2003-05-31 18:35:21 +0000157
wdenk2262cfe2002-11-18 00:14:45 +0000158/*-----------------------------------------------------------------------
159 * Device drivers
160 */
161#define CONFIG_NET_MULTI /* Multi ethernet cards support */
162#define CONFIG_PCNET
163#define CONFIG_PCNET_79C973
164#define CONFIG_PCNET_79C975
165#define PCNET_HAS_PROM 1
wdenk7a8e9bed2003-05-31 18:35:21 +0000166
wdenk2262cfe2002-11-18 00:14:45 +0000167/************************************************************
168 * IDE/ATA stuff
169 ************************************************************/
wdenk7a8e9bed2003-05-31 18:35:21 +0000170#define CFG_IDE_MAXBUS 1 /* max. 2 IDE busses */
wdenk2262cfe2002-11-18 00:14:45 +0000171#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
172
173#define CFG_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
wdenk8bde7f72003-06-27 21:31:46 +0000174/*#define CFG_ATA_IDE1_OFFSET 0x0170 /###* ide1 offset */
wdenk2262cfe2002-11-18 00:14:45 +0000175#define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
176#define CFG_ATA_REG_OFFSET 0 /* reg offset */
177#define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
wdenk7a8e9bed2003-05-31 18:35:21 +0000178#define CFG_ATA_BASE_ADDR 0
wdenk2262cfe2002-11-18 00:14:45 +0000179
wdenk2262cfe2002-11-18 00:14:45 +0000180#undef CONFIG_IDE_LED /* no led for ide supported */
181#undef CONFIG_IDE_RESET /* reset for ide unsupported... */
182#undef CONFIG_IDE_RESET_ROUTINE /* no special reset function */
183
184/************************************************************
185 * ATAPI support (experimental)
186 ************************************************************/
187#define CONFIG_ATAPI /* enable ATAPI Support */
188
189/************************************************************
190 * DISK Partition support
191 ************************************************************/
192#define CONFIG_DOS_PARTITION
193#define CONFIG_MAC_PARTITION
194#define CONFIG_ISO_PARTITION /* Experimental */
195
196/************************************************************
wdenk7a8e9bed2003-05-31 18:35:21 +0000197 * Video/Keyboard support
wdenk2262cfe2002-11-18 00:14:45 +0000198 ************************************************************/
wdenk7a8e9bed2003-05-31 18:35:21 +0000199#define CONFIG_VIDEO /* To enable video controller support */
200#define CONFIG_I8042_KBD
201#define CFG_ISA_IO 0
wdenk2262cfe2002-11-18 00:14:45 +0000202
wdenk7a8e9bed2003-05-31 18:35:21 +0000203
wdenk2262cfe2002-11-18 00:14:45 +0000204/************************************************************
205 * RTC
206 ***********************************************************/
207#define CONFIG_RTC_MC146818
208#undef CONFIG_WATCHDOG /* watchdog disabled */
209
210/*
211 * PCI stuff
212 */
213#define CONFIG_PCI /* include pci support */
214#define CONFIG_PCI_PNP /* pci plug-and-play */
215#define CONFIG_PCI_SCAN_SHOW
216
wdenk7a8e9bed2003-05-31 18:35:21 +0000217#define CFG_FIRST_PCI_IRQ 10
wdenk8bde7f72003-06-27 21:31:46 +0000218#define CFG_SECOND_PCI_IRQ 9
219#define CFG_THIRD_PCI_IRQ 11
wdenk7a8e9bed2003-05-31 18:35:21 +0000220#define CFG_FORTH_PCI_IRQ 15
221
wdenk2262cfe2002-11-18 00:14:45 +0000222#endif /* __CONFIG_H */