blob: 27889e3033cffd8802c73dcd106226462e03820b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gang461632b2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000020/* Set 1M boot space */
Liu Gang461632b2012-08-09 05:10:03 +000021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000025#endif
26
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
York Sun51370d52016-12-28 08:43:45 -080033#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080034
35#define CONFIG_SYS_SRIO
36#define CONFIG_SRIO1 /* SRIO port 1 */
37#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gangc8b28152013-05-07 16:30:46 +080038#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4d28db82011-10-14 13:28:52 -050039#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080040
Shaohui Xie44d50f02011-09-13 17:55:11 +080041#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060042#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080043#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080044
45/*
46 * These can be toggled for performance analysis, otherwise use default.
47 */
48#define CONFIG_SYS_CACHE_STASHING
Mingkai Hucd420e02011-07-21 17:03:54 -050049#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080050
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080051#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080052
53/*
54 * Config the L3 Cache as L3 SRAM
55 */
56#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
57#ifdef CONFIG_PHYS_64BIT
58#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
59 CONFIG_RAMBOOT_TEXT_BASE)
60#else
61#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
62#endif
63#define CONFIG_SYS_L3_SIZE (1024 << 10)
64#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
65
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080066#ifdef CONFIG_PHYS_64BIT
67#define CONFIG_SYS_DCSRBAR 0xf0000000
68#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
69#endif
70
71/* EEPROM */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080072#define CONFIG_SYS_I2C_EEPROM_NXID
73#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080074
75/*
76 * DDR Setup
77 */
78#define CONFIG_VERY_BIG_RAM
79#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
80#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
81
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080082#define SPD_EEPROM_ADDRESS 0x52
83#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
84
85/*
86 * Local Bus Definitions
87 */
88
89/* Set the local bus clock 1/8 of platform clock */
90#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
91
York Sunca1b0b82012-10-26 16:40:15 +000092/*
93 * This board doesn't have a promjet connector.
94 * However, it uses commone corenet board LAW and TLB.
95 * It is necessary to use the same start address with proper offset.
96 */
97#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080098#ifdef CONFIG_PHYS_64BIT
York Sunca1b0b82012-10-26 16:40:15 +000099#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800100#else
101#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
102#endif
103
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000104#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sunca1b0b82012-10-26 16:40:15 +0000105 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
106 BR_PS_16 | BR_V)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000107#define CONFIG_SYS_FLASH_OR_PRELIM \
108 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
109 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800110
111#define CONFIG_FSL_CPLD
112#define CPLD_BASE 0xffdf0000 /* CPLD registers */
113#ifdef CONFIG_PHYS_64BIT
114#define CPLD_BASE_PHYS 0xfffdf0000ull
115#else
116#define CPLD_BASE_PHYS CPLD_BASE
117#endif
118
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800119#define PIXIS_LBMAP_SWITCH 7
120#define PIXIS_LBMAP_MASK 0xf0
121#define PIXIS_LBMAP_SHIFT 4
122#define PIXIS_LBMAP_ALTBANK 0x40
123
124#define CONFIG_SYS_FLASH_QUIET_TEST
125#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
126
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800127#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
128#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
129#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
130
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000131/* Nand Flash */
132#ifdef CONFIG_NAND_FSL_ELBC
133#define CONFIG_SYS_NAND_BASE 0xffa00000
134#ifdef CONFIG_PHYS_64BIT
135#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
136#else
137#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
138#endif
139
140#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
141#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000142
143/* NAND flash config */
144#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
145 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
146 | BR_PS_8 /* Port Size = 8 bit */ \
147 | BR_MS_FCM /* MSEL = FCM */ \
148 | BR_V) /* valid */
149#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
150 | OR_FCM_PGS /* Large Page*/ \
151 | OR_FCM_CSCT \
152 | OR_FCM_CST \
153 | OR_FCM_CHT \
154 | OR_FCM_SCY_1 \
155 | OR_FCM_TRLX \
156 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000157#endif /* CONFIG_NAND_FSL_ELBC */
158
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800159#define CONFIG_SYS_FLASH_EMPTY_INFO
York Sunca1b0b82012-10-26 16:40:15 +0000160#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800161
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800162#define CONFIG_HWCONFIG
163
164/* define to use L1 as initial stack */
165#define CONFIG_L1_INIT_RAM
166#define CONFIG_SYS_INIT_RAM_LOCK
167#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
168#ifdef CONFIG_PHYS_64BIT
169#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
170#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
171/* The assembler doesn't like typecast */
172#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
173 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
174 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
175#else
176#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
177#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
178#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
179#endif
180#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
181
Tom Rini4c97c8c2022-05-24 14:14:02 -0400182#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800183
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530184#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800185
186/* Serial Port - controlled on board with jumper J8
187 * open - index 2
188 * shorted - index 1
189 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800190#define CONFIG_SYS_NS16550_SERIAL
191#define CONFIG_SYS_NS16550_REG_SIZE 1
192#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
193
194#define CONFIG_SYS_BAUDRATE_TABLE \
195 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
196
197#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
198#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
199#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
200#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
201
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800202/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800203
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800204
205/*
206 * RapidIO
207 */
208#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
209#ifdef CONFIG_PHYS_64BIT
210#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
211#else
212#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
213#endif
214#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
215
216#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
217#ifdef CONFIG_PHYS_64BIT
218#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
219#else
220#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
221#endif
222#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
223
224/*
Liu Gangff65f122012-08-09 05:09:59 +0000225 * for slave u-boot IMAGE instored in master memory space,
226 * PHYS must be aligned based on the SIZE
227 */
Liu Gange4911812014-05-15 14:30:34 +0800228#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
229#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
230#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
231#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000232/*
233 * for slave UCODE and ENV instored in master memory space,
234 * PHYS must be aligned based on the SIZE
235 */
Liu Gange4911812014-05-15 14:30:34 +0800236#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gangb5f7c872012-08-09 05:10:02 +0000237#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
238#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000239
240/* slave core release by master*/
Liu Gangb5f7c872012-08-09 05:10:02 +0000241#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
242#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000243
244/*
Liu Gang461632b2012-08-09 05:10:03 +0000245 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000246 */
Liu Gang461632b2012-08-09 05:10:03 +0000247#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
248#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
249#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
250 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000251#endif
252
253/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800254 * eSPI - Enhanced SPI
255 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800256
257/*
258 * General PCI
259 * Memory space is mapped 1-1, but I/O space must start from 0.
260 */
261
262/* controller 1, direct to uli, tgtid 3, Base address 20000 */
263#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800264#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800265#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800266#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800267
268/* controller 2, Slot 2, tgtid 2, Base address 201000 */
269#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800270#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800271#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800272#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800273
274/* controller 3, Slot 1, tgtid 1, Base address 202000 */
275#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800276#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800277#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800278#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800279
280/* Qman/Bman */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800281#define CONFIG_SYS_BMAN_NUM_PORTALS 10
282#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
283#ifdef CONFIG_PHYS_64BIT
284#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
285#else
286#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
287#endif
288#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500289#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
290#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
291#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
292#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
293#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
294 CONFIG_SYS_BMAN_CENA_SIZE)
295#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
296#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800297#define CONFIG_SYS_QMAN_NUM_PORTALS 10
298#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
299#ifdef CONFIG_PHYS_64BIT
300#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
301#else
302#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
303#endif
304#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500305#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
306#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
307#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
308#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
309#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
310 CONFIG_SYS_QMAN_CENA_SIZE)
311#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
312#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800313
314#define CONFIG_SYS_DPAA_FMAN
315#define CONFIG_SYS_DPAA_PME
Timur Tabif2717b42011-11-22 09:21:25 -0600316#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800317
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800318#ifdef CONFIG_FMAN_ENET
319#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
320#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
321#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
322#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
323#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
324
325#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
326#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
327#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
328#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
329
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800330#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
331
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800332#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800333#endif
334
335/*
336 * Environment
337 */
338#define CONFIG_LOADS_ECHO /* echo on for serial download */
339#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
340
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800341#ifdef CONFIG_MMC
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800342#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
343#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800344#endif
345
346/*
347 * Miscellaneous configurable options
348 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800349
350/*
351 * For booting Linux, the board info and command line data
352 * have to be in the first 64 MB of memory, since this is
353 * the maximum mapped by the Linux kernel during initialization.
354 */
355#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
356#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
357
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800358/*
359 * Environment Configuration
360 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000361#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800362#define CONFIG_UBOOTPATH u-boot.bin
363
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800364#define __USB_PHY_TYPE utmi
365
366#define CONFIG_EXTRA_ENV_SETTINGS \
367 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
368 "bank_intlv=cs0_cs1\0" \
369 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200370 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
371 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800372 "tftpflash=tftpboot $loadaddr $uboot && " \
373 "protect off $ubootaddr +$filesize && " \
374 "erase $ubootaddr +$filesize && " \
375 "cp.b $loadaddr $ubootaddr $filesize && " \
376 "protect on $ubootaddr +$filesize && " \
377 "cmp.b $loadaddr $ubootaddr $filesize\0" \
378 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200379 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800380 "usb_dr_mode=host\0" \
381 "ramdiskaddr=2000000\0" \
382 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500383 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800384 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500385 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800386
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800387#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800388
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800389#endif /* __CONFIG_H */