blob: 2519a9e4dbee7206139cd279ce16ee22d199cde5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liu48c6f322014-11-24 17:11:56 +08004 */
5
6#include <common.h>
7#include <asm/mmu.h>
8
9struct fsl_e_tlb_entry tlb_table[] = {
10 /* TLB 0 - for temp stack in cache */
Tom Rini65cc0e22022-11-16 13:10:41 -050011 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR,
12 CFG_SYS_INIT_RAM_ADDR_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080013 MAS3_SX|MAS3_SW|MAS3_SR, 0,
14 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini65cc0e22022-11-16 13:10:41 -050015 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 4 * 1024,
16 CFG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017 MAS3_SX|MAS3_SW|MAS3_SR, 0,
18 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini65cc0e22022-11-16 13:10:41 -050019 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 8 * 1024,
20 CFG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080021 MAS3_SX|MAS3_SW|MAS3_SR, 0,
22 0, 0, BOOKE_PAGESZ_4K, 0),
Tom Rini65cc0e22022-11-16 13:10:41 -050023 SET_TLB_ENTRY(0, CFG_SYS_INIT_RAM_ADDR + 12 * 1024,
24 CFG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27
28 /* TLB 1 */
29 /* *I*** - Covers boot page */
Tom Rini65cc0e22022-11-16 13:10:41 -050030#if defined(CONFIG_SYS_RAMBOOT) && defined(CFG_SYS_INIT_L3_ADDR)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080031 /*
32 * *I*G - L3SRAM. When L3 is used as 256K SRAM, the address of the
33 * SRAM is at 0xfffc0000, it covered the 0xfffff000.
34 */
Tom Rini65cc0e22022-11-16 13:10:41 -050035 SET_TLB_ENTRY(1, CFG_SYS_INIT_L3_ADDR, CFG_SYS_INIT_L3_ADDR,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080036 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
37 0, 0, BOOKE_PAGESZ_256K, 1),
38#else
39 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
40 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
41 0, 0, BOOKE_PAGESZ_4K, 1),
42#endif
43
44 /* *I*G* - CCSRBAR */
Tom Rini65cc0e22022-11-16 13:10:41 -050045 SET_TLB_ENTRY(1, CFG_SYS_CCSRBAR, CFG_SYS_CCSRBAR_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080046 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
47 0, 1, BOOKE_PAGESZ_16M, 1),
48
49 /* *I*G* - Flash, localbus */
50 /* This will be changed to *I*G* after relocation to RAM. */
Tom Rini65cc0e22022-11-16 13:10:41 -050051 SET_TLB_ENTRY(1, CFG_SYS_FLASH_BASE, CFG_SYS_FLASH_BASE_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080052 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
53 0, 2, BOOKE_PAGESZ_256M, 1),
54
55#ifndef CONFIG_SPL_BUILD
56 /* *I*G* - PCI */
Tom Riniecc8d422022-11-16 13:10:33 -050057 SET_TLB_ENTRY(1, CFG_SYS_PCIE1_MEM_VIRT, CFG_SYS_PCIE1_MEM_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080058 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
59 0, 3, BOOKE_PAGESZ_1G, 1),
60
61 /* *I*G* - PCI I/O */
Tom Riniecc8d422022-11-16 13:10:33 -050062 SET_TLB_ENTRY(1, CFG_SYS_PCIE1_IO_VIRT, CFG_SYS_PCIE1_IO_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080063 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
64 0, 4, BOOKE_PAGESZ_256K, 1),
65
66 /* Bman/Qman */
Tom Rini65cc0e22022-11-16 13:10:41 -050067#ifdef CFG_SYS_BMAN_MEM_PHYS
68 SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE, CFG_SYS_BMAN_MEM_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080069 MAS3_SX|MAS3_SW|MAS3_SR, 0,
70 0, 5, BOOKE_PAGESZ_16M, 1),
Tom Rini65cc0e22022-11-16 13:10:41 -050071 SET_TLB_ENTRY(1, CFG_SYS_BMAN_MEM_BASE + 0x01000000,
72 CFG_SYS_BMAN_MEM_PHYS + 0x01000000,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080073 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
74 0, 6, BOOKE_PAGESZ_16M, 1),
75#endif
Tom Rini65cc0e22022-11-16 13:10:41 -050076#ifdef CFG_SYS_QMAN_MEM_PHYS
77 SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE, CFG_SYS_QMAN_MEM_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080078 MAS3_SX|MAS3_SW|MAS3_SR, 0,
79 0, 7, BOOKE_PAGESZ_16M, 1),
Tom Rini65cc0e22022-11-16 13:10:41 -050080 SET_TLB_ENTRY(1, CFG_SYS_QMAN_MEM_BASE + 0x01000000,
81 CFG_SYS_QMAN_MEM_PHYS + 0x01000000,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080082 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
83 0, 8, BOOKE_PAGESZ_16M, 1),
84#endif
85#endif
Tom Rini65cc0e22022-11-16 13:10:41 -050086#ifdef CFG_SYS_DCSRBAR_PHYS
87 SET_TLB_ENTRY(1, CFG_SYS_DCSRBAR, CFG_SYS_DCSRBAR_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080088 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
89 0, 9, BOOKE_PAGESZ_4M, 1),
90#endif
Tom Rini4e590942022-11-12 17:36:51 -050091#ifdef CFG_SYS_NAND_BASE
92 SET_TLB_ENTRY(1, CFG_SYS_NAND_BASE, CFG_SYS_NAND_BASE_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080093 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
94 0, 10, BOOKE_PAGESZ_64K, 1),
95#endif
Tom Rini65cc0e22022-11-16 13:10:41 -050096#ifdef CFG_SYS_CPLD_BASE
97 SET_TLB_ENTRY(1, CFG_SYS_CPLD_BASE, CFG_SYS_CPLD_BASE_PHYS,
Shengzhou Liu48c6f322014-11-24 17:11:56 +080098 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
99 0, 11, BOOKE_PAGESZ_256K, 1),
100#endif
101
102#if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD)
Tom Rini65cc0e22022-11-16 13:10:41 -0500103 SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE, CFG_SYS_DDR_SDRAM_BASE,
York Sun316f0d02017-12-05 10:57:54 -0800104 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800105 0, 12, BOOKE_PAGESZ_1G, 1),
Tom Rini65cc0e22022-11-16 13:10:41 -0500106 SET_TLB_ENTRY(1, CFG_SYS_DDR_SDRAM_BASE + 0x40000000,
107 CFG_SYS_DDR_SDRAM_BASE + 0x40000000,
York Sun316f0d02017-12-05 10:57:54 -0800108 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800109 0, 13, BOOKE_PAGESZ_1G, 1)
110#endif
111 /* entry 14 and 15 has been used hard coded, they will be disabled
112 * in cpu_init_f, so if needed more, will use entry 16 later.
113 */
114};
115
116int num_tlb_entries = ARRAY_SIZE(tlb_table);