blob: 1e02855fefd8cff86e4a5389c41906d470572ff7 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
Simon Glass98463902022-10-20 18:22:39 -060015#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080016#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gang461632b2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000020/* Set 1M boot space */
Tom Rinia322afc2022-11-16 13:10:40 -050021#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
22#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000025#endif
26
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
Tom Rinicdc5ed82022-11-16 13:10:29 -050033#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080034
Shaohui Xie44d50f02011-09-13 17:55:11 +080035#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060036#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080037#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080038
39/*
40 * These can be toggled for performance analysis, otherwise use default.
41 */
Tom Rini65cc0e22022-11-16 13:10:41 -050042#define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080043
Tom Rini65cc0e22022-11-16 13:10:41 -050044#define CONFIG_POST CFG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080045
46/*
47 * Config the L3 Cache as L3 SRAM
48 */
Tom Rini65cc0e22022-11-16 13:10:41 -050049#define CFG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080050#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050051#define CFG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080052 CONFIG_RAMBOOT_TEXT_BASE)
53#else
Tom Rini65cc0e22022-11-16 13:10:41 -050054#define CFG_SYS_INIT_L3_ADDR_PHYS CFG_SYS_INIT_L3_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080055#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080056
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080057#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050058#define CFG_SYS_DCSRBAR 0xf0000000
59#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080060#endif
61
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080062/*
63 * DDR Setup
64 */
65#define CONFIG_VERY_BIG_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -050066#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
67#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080068
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080069#define SPD_EEPROM_ADDRESS 0x52
Tom Riniaa6e94d2022-11-16 13:10:37 -050070#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080071
72/*
73 * Local Bus Definitions
74 */
75
76/* Set the local bus clock 1/8 of platform clock */
Tom Rini65cc0e22022-11-16 13:10:41 -050077#define CFG_SYS_LBC_LCRR LCRR_CLKDIV_8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080078
York Sunca1b0b82012-10-26 16:40:15 +000079/*
80 * This board doesn't have a promjet connector.
81 * However, it uses commone corenet board LAW and TLB.
82 * It is necessary to use the same start address with proper offset.
83 */
Tom Rini65cc0e22022-11-16 13:10:41 -050084#define CFG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080085#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -050086#define CFG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080087#else
Tom Rini65cc0e22022-11-16 13:10:41 -050088#define CFG_SYS_FLASH_BASE_PHYS CFG_SYS_FLASH_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080089#endif
90
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080091#define CONFIG_FSL_CPLD
92#define CPLD_BASE 0xffdf0000 /* CPLD registers */
93#ifdef CONFIG_PHYS_64BIT
94#define CPLD_BASE_PHYS 0xfffdf0000ull
95#else
96#define CPLD_BASE_PHYS CPLD_BASE
97#endif
98
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080099#define PIXIS_LBMAP_SWITCH 7
100#define PIXIS_LBMAP_MASK 0xf0
101#define PIXIS_LBMAP_SHIFT 4
102#define PIXIS_LBMAP_ALTBANK 0x40
103
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800104#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
105
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000106/* Nand Flash */
107#ifdef CONFIG_NAND_FSL_ELBC
Tom Rini4e590942022-11-12 17:36:51 -0500108#define CFG_SYS_NAND_BASE 0xffa00000
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000109#ifdef CONFIG_PHYS_64BIT
Tom Rini4e590942022-11-12 17:36:51 -0500110#define CFG_SYS_NAND_BASE_PHYS 0xfffa00000ull
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000111#else
Tom Rini4e590942022-11-12 17:36:51 -0500112#define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000113#endif
114
Tom Rini4e590942022-11-12 17:36:51 -0500115#define CFG_SYS_NAND_BASE_LIST {CFG_SYS_NAND_BASE}
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000116
117/* NAND flash config */
Tom Rini4e590942022-11-12 17:36:51 -0500118#define CFG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000119 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
120 | BR_PS_8 /* Port Size = 8 bit */ \
121 | BR_MS_FCM /* MSEL = FCM */ \
122 | BR_V) /* valid */
Tom Rini4e590942022-11-12 17:36:51 -0500123#define CFG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000124 | OR_FCM_PGS /* Large Page*/ \
125 | OR_FCM_CSCT \
126 | OR_FCM_CST \
127 | OR_FCM_CHT \
128 | OR_FCM_SCY_1 \
129 | OR_FCM_TRLX \
130 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000131#endif /* CONFIG_NAND_FSL_ELBC */
132
Tom Rini65cc0e22022-11-16 13:10:41 -0500133#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800134
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800135#define CONFIG_HWCONFIG
136
137/* define to use L1 as initial stack */
138#define CONFIG_L1_INIT_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -0500139#define CFG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800140#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500141#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
142#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800143/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500144#define CFG_SYS_INIT_RAM_ADDR_PHYS \
145 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
146 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800147#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500148#define CFG_SYS_INIT_RAM_ADDR_PHYS CFG_SYS_INIT_RAM_ADDR
149#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
150#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW CFG_SYS_INIT_RAM_ADDR_PHYS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800151#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500152#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800153
Tom Rini65cc0e22022-11-16 13:10:41 -0500154#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800155
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800156/* Serial Port - controlled on board with jumper J8
157 * open - index 2
158 * shorted - index 1
159 */
Tom Rini91092132022-11-16 13:10:28 -0500160#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800161
Tom Rini65cc0e22022-11-16 13:10:41 -0500162#define CFG_SYS_BAUDRATE_TABLE \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800163 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
164
Tom Rini65cc0e22022-11-16 13:10:41 -0500165#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
166#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
167#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
168#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800169
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800170/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800171
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800172
173/*
174 * RapidIO
175 */
Tom Rinia322afc2022-11-16 13:10:40 -0500176#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800177#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -0500178#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800179#else
Tom Rinia322afc2022-11-16 13:10:40 -0500180#define CFG_SYS_SRIO1_MEM_PHYS 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800181#endif
Tom Rinia322afc2022-11-16 13:10:40 -0500182#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800183
Tom Rinia322afc2022-11-16 13:10:40 -0500184#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800185#ifdef CONFIG_PHYS_64BIT
Tom Rinia322afc2022-11-16 13:10:40 -0500186#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800187#else
Tom Rinia322afc2022-11-16 13:10:40 -0500188#define CFG_SYS_SRIO2_MEM_PHYS 0xb0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800189#endif
Tom Rinia322afc2022-11-16 13:10:40 -0500190#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800191
192/*
Liu Gangff65f122012-08-09 05:09:59 +0000193 * for slave u-boot IMAGE instored in master memory space,
194 * PHYS must be aligned based on the SIZE
195 */
Tom Rinia322afc2022-11-16 13:10:40 -0500196#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
197#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
198#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
199#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000200/*
201 * for slave UCODE and ENV instored in master memory space,
202 * PHYS must be aligned based on the SIZE
203 */
Tom Rinia322afc2022-11-16 13:10:40 -0500204#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
205#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
206#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000207
208/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -0500209#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
210#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000211
212/*
Liu Gang461632b2012-08-09 05:10:03 +0000213 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000214 */
Liu Gang461632b2012-08-09 05:10:03 +0000215#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -0500216#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
217#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
218 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000219#endif
220
221/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800222 * eSPI - Enhanced SPI
223 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800224
225/*
226 * General PCI
227 * Memory space is mapped 1-1, but I/O space must start from 0.
228 */
229
230/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500231#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
232#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
233#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
234#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800235
236/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500237#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
238#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
239#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
240#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800241
242/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500243#define CFG_SYS_PCIE3_MEM_VIRT 0xc0000000
244#define CFG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800245
246/* Qman/Bman */
Tom Rini65cc0e22022-11-16 13:10:41 -0500247#define CFG_SYS_BMAN_NUM_PORTALS 10
248#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800249#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500250#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800251#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500252#define CFG_SYS_BMAN_MEM_PHYS CFG_SYS_BMAN_MEM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800253#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500254#define CFG_SYS_BMAN_MEM_SIZE 0x00200000
255#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
256#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
257#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
258#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
259#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
260 CFG_SYS_BMAN_CENA_SIZE)
261#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
262#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
263#define CFG_SYS_QMAN_NUM_PORTALS 10
264#define CFG_SYS_QMAN_MEM_BASE 0xf4200000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800265#ifdef CONFIG_PHYS_64BIT
Tom Rini65cc0e22022-11-16 13:10:41 -0500266#define CFG_SYS_QMAN_MEM_PHYS 0xff4200000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800267#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500268#define CFG_SYS_QMAN_MEM_PHYS CFG_SYS_QMAN_MEM_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800269#endif
Tom Rini65cc0e22022-11-16 13:10:41 -0500270#define CFG_SYS_QMAN_MEM_SIZE 0x00200000
271#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
272#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
273#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
274 CFG_SYS_QMAN_CENA_SIZE)
275#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
276#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800277
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800278#ifdef CONFIG_FMAN_ENET
Tom Rini65cc0e22022-11-16 13:10:41 -0500279#define CFG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
280#define CFG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
281#define CFG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
282#define CFG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
283#define CFG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800284
Tom Rini65cc0e22022-11-16 13:10:41 -0500285#define CFG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
286#define CFG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
287#define CFG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
288#define CFG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800289
Tom Rini65cc0e22022-11-16 13:10:41 -0500290#define CFG_SYS_FM1_10GEC1_PHY_ADDR 0
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800291
Tom Rini65cc0e22022-11-16 13:10:41 -0500292#define CFG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800293#endif
294
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800295#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400296#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800297#endif
298
299/*
300 * Miscellaneous configurable options
301 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800302
303/*
304 * For booting Linux, the board info and command line data
305 * have to be in the first 64 MB of memory, since this is
306 * the maximum mapped by the Linux kernel during initialization.
307 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500308#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800309
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800310/*
311 * Environment Configuration
312 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000313#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800314#define CONFIG_UBOOTPATH u-boot.bin
315
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800316#define __USB_PHY_TYPE utmi
317
318#define CONFIG_EXTRA_ENV_SETTINGS \
319 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
320 "bank_intlv=cs0_cs1\0" \
321 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200322 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600323 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800324 "tftpflash=tftpboot $loadaddr $uboot && " \
325 "protect off $ubootaddr +$filesize && " \
326 "erase $ubootaddr +$filesize && " \
327 "cp.b $loadaddr $ubootaddr $filesize && " \
328 "protect on $ubootaddr +$filesize && " \
329 "cmp.b $loadaddr $ubootaddr $filesize\0" \
330 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200331 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800332 "usb_dr_mode=host\0" \
333 "ramdiskaddr=2000000\0" \
334 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500335 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800336 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500337 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800338
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800339#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800340
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800341#endif /* __CONFIG_H */