blob: 795873f42336781f54bcf9b567a0abe12f9bb02f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu8d67c362014-03-05 15:04:48 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2020-2021 NXP
Shengzhou Liu8d67c362014-03-05 15:04:48 +08005 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu8d67c362014-03-05 15:04:48 +080016#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080017
18/* High Level Configuration Options */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080019
Tom Rinicdc5ed82022-11-16 13:10:29 -050020#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu8d67c362014-03-05 15:04:48 +080021
22#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu4d666682014-04-18 16:43:40 +080023#define RESET_VECTOR_OFFSET 0x27FFC
24#define BOOT_PAGE_OFFSET 0x27000
Shengzhou Liu8d67c362014-03-05 15:04:48 +080025
Miquel Raynal88718be2019-10-03 19:50:03 +020026#ifdef CONFIG_MTD_RAW_NAND
Tom Rini4e590942022-11-12 17:36:51 -050027#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
28#define CFG_SYS_NAND_U_BOOT_DST 0x00200000
29#define CFG_SYS_NAND_U_BOOT_START 0x00200000
Shengzhou Liu4d666682014-04-18 16:43:40 +080030#endif
31
32#ifdef CONFIG_SPIFLASH
33#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050034#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
35#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
36#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
37#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu4d666682014-04-18 16:43:40 +080038#endif
39
40#ifdef CONFIG_SDCARD
41#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Tom Rini65cc0e22022-11-16 13:10:41 -050042#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
43#define CFG_SYS_MMC_U_BOOT_DST (0x00200000)
44#define CFG_SYS_MMC_U_BOOT_START (0x00200000)
45#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu4d666682014-04-18 16:43:40 +080046#endif
47
48#endif /* CONFIG_RAMBOOT_PBL */
49
Shengzhou Liu8d67c362014-03-05 15:04:48 +080050#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
51/* Set 1M boot space */
Tom Rinia322afc2022-11-16 13:10:40 -050052#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
53#define CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
54 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Shengzhou Liu8d67c362014-03-05 15:04:48 +080055#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu8d67c362014-03-05 15:04:48 +080056#endif
57
Shengzhou Liu8d67c362014-03-05 15:04:48 +080058#ifndef CONFIG_RESET_VECTOR_ADDRESS
59#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
60#endif
61
62/*
63 * These can be toggled for performance analysis, otherwise use default.
64 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080065#ifdef CONFIG_DDR_ECC
Shengzhou Liu8d67c362014-03-05 15:04:48 +080066#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
67#endif
68
Shengzhou Liu8d67c362014-03-05 15:04:48 +080069/*
70 * Config the L3 Cache as L3 SRAM
71 */
Tom Rini65cc0e22022-11-16 13:10:41 -050072#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Tom Rinia09fea12019-11-18 20:02:10 -050073#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu8d67c362014-03-05 15:04:48 +080074
Tom Rini65cc0e22022-11-16 13:10:41 -050075#define CFG_SYS_DCSRBAR 0xf0000000
76#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +080077
Shengzhou Liu8d67c362014-03-05 15:04:48 +080078/*
79 * DDR Setup
80 */
81#define CONFIG_VERY_BIG_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -050082#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
83#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Tom Riniaa6e94d2022-11-16 13:10:37 -050084#define CFG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
Shengzhou Liu8d67c362014-03-05 15:04:48 +080085#define SPD_EEPROM_ADDRESS1 0x51
86#define SPD_EEPROM_ADDRESS2 0x52
87#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
88#define CTRL_INTLV_PREFERED cacheline
89
90/*
91 * IFC Definitions
92 */
Tom Rini65cc0e22022-11-16 13:10:41 -050093#define CFG_SYS_FLASH_BASE 0xe8000000
94#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
95#define CFG_SYS_NOR0_CSPR_EXT (0xf)
96#define CFG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +080097 CSPR_PORT_SIZE_16 | \
98 CSPR_MSEL_NOR | \
99 CSPR_V)
Tom Rini0ed384f2022-11-16 13:10:25 -0500100#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800101
102/* NOR Flash Timing Params */
Tom Rini0ed384f2022-11-16 13:10:25 -0500103#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800104
Tom Rini0ed384f2022-11-16 13:10:25 -0500105#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800106 FTIM0_NOR_TEADC(0x5) | \
107 FTIM0_NOR_TEAHC(0x5))
Tom Rini0ed384f2022-11-16 13:10:25 -0500108#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800109 FTIM1_NOR_TRAD_NOR(0x1A) |\
110 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini0ed384f2022-11-16 13:10:25 -0500111#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800112 FTIM2_NOR_TCH(0x4) | \
113 FTIM2_NOR_TWPH(0x0E) | \
114 FTIM2_NOR_TWP(0x1c))
Tom Rini0ed384f2022-11-16 13:10:25 -0500115#define CFG_SYS_NOR_FTIM3 0x0
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800116
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800117#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
118
Tom Rini65cc0e22022-11-16 13:10:41 -0500119#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS }
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800120
121/* CPLD on IFC */
Tom Rini65cc0e22022-11-16 13:10:41 -0500122#define CFG_SYS_CPLD_BASE 0xffdf0000
123#define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE)
124#define CFG_SYS_CSPR2_EXT (0xf)
125#define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE) \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800126 | CSPR_PORT_SIZE_8 \
127 | CSPR_MSEL_GPCM \
128 | CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -0500129#define CFG_SYS_AMASK2 IFC_AMASK(64*1024)
130#define CFG_SYS_CSOR2 0x0
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800131
132/* CPLD Timing parameters for IFC CS2 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500133#define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800134 FTIM0_GPCM_TEADC(0x0e) | \
135 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini65cc0e22022-11-16 13:10:41 -0500136#define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800137 FTIM1_GPCM_TRAD(0x1f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500138#define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800139 FTIM2_GPCM_TCH(0x8) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800140 FTIM2_GPCM_TWP(0x1f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500141#define CFG_SYS_CS2_FTIM3 0x0
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800142
143/* NAND Flash on IFC */
Tom Rini4e590942022-11-12 17:36:51 -0500144#define CFG_SYS_NAND_BASE 0xff800000
145#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800146
Tom Rini4e590942022-11-12 17:36:51 -0500147#define CFG_SYS_NAND_CSPR_EXT (0xf)
148#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800149 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
150 | CSPR_MSEL_NAND /* MSEL = NAND */ \
151 | CSPR_V)
Tom Rini4e590942022-11-12 17:36:51 -0500152#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800153
Tom Rini4e590942022-11-12 17:36:51 -0500154#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800155 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
156 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
157 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
158 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
159 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
160 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
161
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800162/* ONFI NAND Flash mode0 Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -0500163#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800164 FTIM0_NAND_TWP(0x18) | \
165 FTIM0_NAND_TWCHT(0x07) | \
166 FTIM0_NAND_TWH(0x0a))
Tom Rini4e590942022-11-12 17:36:51 -0500167#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800168 FTIM1_NAND_TWBE(0x39) | \
169 FTIM1_NAND_TRR(0x0e) | \
170 FTIM1_NAND_TRP(0x18))
Tom Rini4e590942022-11-12 17:36:51 -0500171#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800172 FTIM2_NAND_TREH(0x0a) | \
173 FTIM2_NAND_TWHRE(0x1e))
Tom Rini4e590942022-11-12 17:36:51 -0500174#define CFG_SYS_NAND_FTIM3 0x0
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800175
Tom Rini4e590942022-11-12 17:36:51 -0500176#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800177
Miquel Raynal88718be2019-10-03 19:50:03 +0200178#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini65cc0e22022-11-16 13:10:41 -0500179#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
180#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
181#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
182#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
183#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
184#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
185#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
186#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
187#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
188#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR
189#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
190#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
191#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
192#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
193#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
194#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800195#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500196#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
197#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR
198#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
199#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
200#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
201#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
202#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
203#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
204#define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
205#define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR
206#define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK
207#define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR
208#define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
209#define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
210#define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
211#define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800212#endif
213
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800214#define CONFIG_HWCONFIG
215
216/* define to use L1 as initial stack */
217#define CONFIG_L1_INIT_RAM
Tom Rini65cc0e22022-11-16 13:10:41 -0500218#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
219#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
220#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800221/* The assembler doesn't like typecast */
Tom Rini65cc0e22022-11-16 13:10:41 -0500222#define CFG_SYS_INIT_RAM_ADDR_PHYS \
223 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
224 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
225#define CFG_SYS_INIT_RAM_SIZE 0x00004000
226#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800227
228/*
229 * Serial Port
230 */
Tom Rini91092132022-11-16 13:10:28 -0500231#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Tom Rini65cc0e22022-11-16 13:10:41 -0500232#define CFG_SYS_BAUDRATE_TABLE \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800233 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
Tom Rini65cc0e22022-11-16 13:10:41 -0500234#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
235#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
236#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
237#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800238
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800239/*
240 * I2C
241 */
Biwen Li8e4be6d2020-05-01 20:04:19 +0800242
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800243#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
244#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
245#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
246#define I2C_MUX_CH_DEFAULT 0x8
247
Ying Zhange5abb922015-03-10 14:21:36 +0800248#define I2C_MUX_CH_VOL_MONITOR 0xa
249
Ying Zhange5abb922015-03-10 14:21:36 +0800250/* The lowest and highest voltage allowed for T208xRDB */
251#define VDD_MV_MIN 819
252#define VDD_MV_MAX 1212
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800253
254/*
255 * RapidIO
256 */
Tom Rinia322afc2022-11-16 13:10:40 -0500257#define CFG_SYS_SRIO1_MEM_VIRT 0xa0000000
258#define CFG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
259#define CFG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
260#define CFG_SYS_SRIO2_MEM_VIRT 0xb0000000
261#define CFG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
262#define CFG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800263/*
264 * for slave u-boot IMAGE instored in master memory space,
265 * PHYS must be aligned based on the SIZE
266 */
Tom Rinia322afc2022-11-16 13:10:40 -0500267#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
268#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
269#define CFG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
270#define CFG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800271/*
272 * for slave UCODE and ENV instored in master memory space,
273 * PHYS must be aligned based on the SIZE
274 */
Tom Rinia322afc2022-11-16 13:10:40 -0500275#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
276#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
277#define CFG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800278
279/* slave core release by master*/
Tom Rinia322afc2022-11-16 13:10:40 -0500280#define CFG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
281#define CFG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800282
283/*
284 * SRIO_PCIE_BOOT - SLAVE
285 */
286#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Tom Rinia322afc2022-11-16 13:10:40 -0500287#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
288#define CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
289 (0x300000000ull | CFG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800290#endif
291
292/*
293 * eSPI - Enhanced SPI
294 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800295
296/*
297 * General PCI
298 * Memory space is mapped 1-1, but I/O space must start from 0.
299 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800300/* controller 1, direct to uli, tgtid 3, Base address 20000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500301#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
302#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
303#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
304#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800305
306/* controller 2, Slot 2, tgtid 2, Base address 201000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500307#define CFG_SYS_PCIE2_MEM_VIRT 0xa0000000
308#define CFG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
309#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
310#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800311
312/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500313#define CFG_SYS_PCIE3_MEM_VIRT 0xb0000000
314#define CFG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800315
316/* controller 4, Base address 203000 */
Tom Riniecc8d422022-11-16 13:10:33 -0500317#define CFG_SYS_PCIE4_MEM_VIRT 0xc0000000
318#define CFG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800319
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800320/* Qman/Bman */
321#ifndef CONFIG_NOBQFMAN
Tom Rini65cc0e22022-11-16 13:10:41 -0500322#define CFG_SYS_BMAN_NUM_PORTALS 18
323#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
324#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
325#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
326#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
327#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
328#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
329#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
330#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
331 CFG_SYS_BMAN_CENA_SIZE)
332#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
333#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
334#define CFG_SYS_QMAN_NUM_PORTALS 18
335#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
336#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
337#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
338#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
339#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
340#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
341 CFG_SYS_QMAN_CENA_SIZE)
342#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
343#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800344#endif /* CONFIG_NOBQFMAN */
345
346#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800347#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
348#define RGMII_PHY2_ADDR 0x02
349#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
350#define CORTINA_PHY_ADDR2 0x0d
Camelia Groza4e21a552021-06-16 17:47:31 +0530351/* Aquantia AQ1202 10G Base-T used by board revisions up to C */
352#define FM1_10GEC3_PHY_ADDR 0x00
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800353#define FM1_10GEC4_PHY_ADDR 0x01
Camelia Groza4e21a552021-06-16 17:47:31 +0530354/* Aquantia AQR113C 10G Base-T used by board revisions D and up */
355#define AQR113C_PHY_ADDR1 0x00
356#define AQR113C_PHY_ADDR2 0x08
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800357#endif
358
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800359/*
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800360 * USB
361 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800362
363/*
364 * SDHC
365 */
366#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400367#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800368#endif
369
370/*
Shengzhou Liu4feac1c2014-04-02 14:28:35 +0800371 * Dynamic MTD Partition support with mtdparts
372 */
Shengzhou Liu4feac1c2014-04-02 14:28:35 +0800373
374/*
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800375 * Environment
376 */
377
378/*
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800379 * Miscellaneous configurable options
380 */
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800381
382/*
383 * For booting Linux, the board info and command line data
384 * have to be in the first 64 MB of memory, since this is
385 * the maximum mapped by the Linux kernel during initialization.
386 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500387#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800388
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800389/*
390 * Environment Configuration
391 */
392#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800393#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
394
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800395#define __USB_PHY_TYPE utmi
396
397#define CONFIG_EXTRA_ENV_SETTINGS \
398 "hwconfig=fsl_ddr:" \
399 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
400 "bank_intlv=auto;" \
401 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
402 "netdev=eth0\0" \
403 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600404 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800405 "tftpflash=tftpboot $loadaddr $uboot && " \
406 "protect off $ubootaddr +$filesize && " \
407 "erase $ubootaddr +$filesize && " \
408 "cp.b $loadaddr $ubootaddr $filesize && " \
409 "protect on $ubootaddr +$filesize && " \
410 "cmp.b $loadaddr $ubootaddr $filesize\0" \
411 "consoledev=ttyS0\0" \
412 "ramdiskaddr=2000000\0" \
413 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500414 "fdtaddr=1e00000\0" \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800415 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500416 "bdev=sda3\0"
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800417
418/*
419 * For emulation this causes u-boot to jump to the start of the
420 * proof point app code automatically
421 */
Tom Rini7ae1b082021-08-19 14:29:00 -0400422#define PROOF_POINTS \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800423 "setenv bootargs root=/dev/$bdev rw " \
424 "console=$consoledev,$baudrate $othbootargs;" \
425 "cpu 1 release 0x29000000 - - -;" \
426 "cpu 2 release 0x29000000 - - -;" \
427 "cpu 3 release 0x29000000 - - -;" \
428 "cpu 4 release 0x29000000 - - -;" \
429 "cpu 5 release 0x29000000 - - -;" \
430 "cpu 6 release 0x29000000 - - -;" \
431 "cpu 7 release 0x29000000 - - -;" \
432 "go 0x29000000"
433
Tom Rini7ae1b082021-08-19 14:29:00 -0400434#define HVBOOT \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800435 "setenv bootargs config-addr=0x60000000; " \
436 "bootm 0x01000000 - 0x00f00000"
437
Tom Rini7ae1b082021-08-19 14:29:00 -0400438#define ALU \
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800439 "setenv bootargs root=/dev/$bdev rw " \
440 "console=$consoledev,$baudrate $othbootargs;" \
441 "cpu 1 release 0x01000000 - - -;" \
442 "cpu 2 release 0x01000000 - - -;" \
443 "cpu 3 release 0x01000000 - - -;" \
444 "cpu 4 release 0x01000000 - - -;" \
445 "cpu 5 release 0x01000000 - - -;" \
446 "cpu 6 release 0x01000000 - - -;" \
447 "cpu 7 release 0x01000000 - - -;" \
448 "go 0x01000000"
449
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800450#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530451
Shengzhou Liu8d67c362014-03-05 15:04:48 +0800452#endif /* __T2080RDB_H */