blob: 067587b53c5dd777945964ac128769180b32a0d4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7288c2c2015-03-20 19:28:23 -07002/*
Yangbo Lu34f39ce2021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sun7288c2c2015-03-20 19:28:23 -07004 * Copyright 2015 Freescale Semiconductor
York Sun7288c2c2015-03-20 19:28:23 -07005 */
6
7#ifndef __LS2_QDS_H
8#define __LS2_QDS_H
9
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sun7288c2c2015-03-20 19:28:23 -070011
Yuan Yao8c77ef82016-06-08 18:24:54 +080012#ifdef CONFIG_FSL_QSPI
Tom Rini65cc0e22022-11-16 13:10:41 -050013#define CFG_SYS_I2C_IFDR_DIV 0x7e
Yuan Yao8c77ef82016-06-08 18:24:54 +080014#endif
15
Tom Rini65cc0e22022-11-16 13:10:41 -050016#define CFG_SYS_I2C_FPGA_ADDR 0x66
Tom Rini2f8a6db2021-12-14 13:36:40 -050017#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sun7288c2c2015-03-20 19:28:23 -070018
York Sun7288c2c2015-03-20 19:28:23 -070019#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
20#define SPD_EEPROM_ADDRESS1 0x51
21#define SPD_EEPROM_ADDRESS2 0x52
22#define SPD_EEPROM_ADDRESS3 0x53
23#define SPD_EEPROM_ADDRESS4 0x54
24#define SPD_EEPROM_ADDRESS5 0x55
25#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
26#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
York Sun7288c2c2015-03-20 19:28:23 -070027
Tom Rini65cc0e22022-11-16 13:10:41 -050028#define CFG_SYS_NOR0_CSPR_EXT (0x0)
Tom Rini0ed384f2022-11-16 13:10:25 -050029#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
30#define CFG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
York Sun7288c2c2015-03-20 19:28:23 -070031
Tom Rini65cc0e22022-11-16 13:10:41 -050032#define CFG_SYS_NOR0_CSPR \
33 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS) | \
York Sun7288c2c2015-03-20 19:28:23 -070034 CSPR_PORT_SIZE_16 | \
35 CSPR_MSEL_NOR | \
36 CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -050037#define CFG_SYS_NOR0_CSPR_EARLY \
38 (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE_PHYS_EARLY) | \
York Sun7288c2c2015-03-20 19:28:23 -070039 CSPR_PORT_SIZE_16 | \
40 CSPR_MSEL_NOR | \
41 CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -050042#define CFG_SYS_NOR1_CSPR \
43 (CSPR_PHYS_ADDR(CFG_SYS_FLASH1_BASE_PHYS) | \
York Sun7288c2c2015-03-20 19:28:23 -070044 CSPR_PORT_SIZE_16 | \
45 CSPR_MSEL_NOR | \
46 CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -050047#define CFG_SYS_NOR1_CSPR_EARLY \
48 (CSPR_PHYS_ADDR(CFG_SYS_FLASH1_BASE_PHYS_EARLY) | \
York Sun7288c2c2015-03-20 19:28:23 -070049 CSPR_PORT_SIZE_16 | \
50 CSPR_MSEL_NOR | \
51 CSPR_V)
Tom Rini0ed384f2022-11-16 13:10:25 -050052#define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
53#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
York Sun7288c2c2015-03-20 19:28:23 -070054 FTIM0_NOR_TEADC(0x5) | \
55 FTIM0_NOR_TEAHC(0x5))
Tom Rini0ed384f2022-11-16 13:10:25 -050056#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
York Sun7288c2c2015-03-20 19:28:23 -070057 FTIM1_NOR_TRAD_NOR(0x1a) |\
58 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini0ed384f2022-11-16 13:10:25 -050059#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
York Sun7288c2c2015-03-20 19:28:23 -070060 FTIM2_NOR_TCH(0x4) | \
61 FTIM2_NOR_TWPH(0x0E) | \
62 FTIM2_NOR_TWP(0x1c))
Tom Rini0ed384f2022-11-16 13:10:25 -050063#define CFG_SYS_NOR_FTIM3 0x04000000
Tom Rini65cc0e22022-11-16 13:10:41 -050064#define CFG_SYS_IFC_CCR 0x01000000
York Sun7288c2c2015-03-20 19:28:23 -070065
Masahiro Yamadae856bdc2017-02-11 22:43:54 +090066#ifdef CONFIG_MTD_NOR_FLASH
York Sun7288c2c2015-03-20 19:28:23 -070067#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
68
Tom Rini65cc0e22022-11-16 13:10:41 -050069#define CFG_SYS_FLASH_BANKS_LIST { CFG_SYS_FLASH_BASE,\
70 CFG_SYS_FLASH_BASE + 0x40000000}
York Sun7288c2c2015-03-20 19:28:23 -070071#endif
72
Tom Rini4e590942022-11-12 17:36:51 -050073#define CFG_SYS_NAND_CSPR_EXT (0x0)
74#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
York Sun7288c2c2015-03-20 19:28:23 -070075 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
76 | CSPR_MSEL_NAND /* MSEL = NAND */ \
77 | CSPR_V)
Tom Rini4e590942022-11-12 17:36:51 -050078#define CFG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
York Sun7288c2c2015-03-20 19:28:23 -070079
Tom Rini4e590942022-11-12 17:36:51 -050080#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
York Sun7288c2c2015-03-20 19:28:23 -070081 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
82 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
83 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
84 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
85 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
86 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
87
York Sun7288c2c2015-03-20 19:28:23 -070088/* ONFI NAND Flash mode0 Timing Params */
Tom Rini4e590942022-11-12 17:36:51 -050089#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
York Sun7288c2c2015-03-20 19:28:23 -070090 FTIM0_NAND_TWP(0x18) | \
91 FTIM0_NAND_TWCHT(0x07) | \
92 FTIM0_NAND_TWH(0x0a))
Tom Rini4e590942022-11-12 17:36:51 -050093#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
York Sun7288c2c2015-03-20 19:28:23 -070094 FTIM1_NAND_TWBE(0x39) | \
95 FTIM1_NAND_TRR(0x0e) | \
96 FTIM1_NAND_TRP(0x18))
Tom Rini4e590942022-11-12 17:36:51 -050097#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
York Sun7288c2c2015-03-20 19:28:23 -070098 FTIM2_NAND_TREH(0x0a) | \
99 FTIM2_NAND_TWHRE(0x1e))
Tom Rini4e590942022-11-12 17:36:51 -0500100#define CFG_SYS_NAND_FTIM3 0x0
York Sun7288c2c2015-03-20 19:28:23 -0700101
Tom Rini4e590942022-11-12 17:36:51 -0500102#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
York Sun7288c2c2015-03-20 19:28:23 -0700103#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sun7288c2c2015-03-20 19:28:23 -0700104
York Sun7288c2c2015-03-20 19:28:23 -0700105#define QIXIS_LBMAP_SWITCH 0x06
106#define QIXIS_LBMAP_MASK 0x0f
107#define QIXIS_LBMAP_SHIFT 0
108#define QIXIS_LBMAP_DFLTBANK 0x00
109#define QIXIS_LBMAP_ALTBANK 0x04
Scott Woodb2d5ac52015-03-24 13:25:02 -0700110#define QIXIS_LBMAP_NAND 0x09
Santan Kumar1f55a932017-05-05 15:42:29 +0530111#define QIXIS_LBMAP_SD 0x00
Yuan Yaoa646f662016-06-08 18:25:00 +0800112#define QIXIS_LBMAP_QSPI 0x0f
York Sun7288c2c2015-03-20 19:28:23 -0700113#define QIXIS_RST_CTL_RESET 0x31
114#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
115#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
116#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Woodb2d5ac52015-03-24 13:25:02 -0700117#define QIXIS_RCW_SRC_NAND 0x107
Santan Kumar1f55a932017-05-05 15:42:29 +0530118#define QIXIS_RCW_SRC_SD 0x40
Yuan Yaoa646f662016-06-08 18:25:00 +0800119#define QIXIS_RCW_SRC_QSPI 0x62
York Sun7288c2c2015-03-20 19:28:23 -0700120#define QIXIS_RST_FORCE_MEM 0x01
121
Tom Rini65cc0e22022-11-16 13:10:41 -0500122#define CFG_SYS_CSPR3_EXT (0x0)
123#define CFG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
York Sun7288c2c2015-03-20 19:28:23 -0700124 | CSPR_PORT_SIZE_8 \
125 | CSPR_MSEL_GPCM \
126 | CSPR_V)
Tom Rini65cc0e22022-11-16 13:10:41 -0500127#define CFG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
York Sun7288c2c2015-03-20 19:28:23 -0700128 | CSPR_PORT_SIZE_8 \
129 | CSPR_MSEL_GPCM \
130 | CSPR_V)
131
Tom Rini65cc0e22022-11-16 13:10:41 -0500132#define CFG_SYS_AMASK3 IFC_AMASK(64*1024)
133#define CFG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
York Sun7288c2c2015-03-20 19:28:23 -0700134/* QIXIS Timing parameters for IFC CS3 */
Tom Rini65cc0e22022-11-16 13:10:41 -0500135#define CFG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
York Sun7288c2c2015-03-20 19:28:23 -0700136 FTIM0_GPCM_TEADC(0x0e) | \
137 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini65cc0e22022-11-16 13:10:41 -0500138#define CFG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
York Sun7288c2c2015-03-20 19:28:23 -0700139 FTIM1_GPCM_TRAD(0x3f))
Tom Rini65cc0e22022-11-16 13:10:41 -0500140#define CFG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
York Sun7288c2c2015-03-20 19:28:23 -0700141 FTIM2_GPCM_TCH(0xf) | \
142 FTIM2_GPCM_TWP(0x3E))
Tom Rini65cc0e22022-11-16 13:10:41 -0500143#define CFG_SYS_CS3_FTIM3 0x0
York Sun7288c2c2015-03-20 19:28:23 -0700144
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530145#if defined(CONFIG_SPL)
146#if defined(CONFIG_NAND_BOOT)
Tom Rini65cc0e22022-11-16 13:10:41 -0500147#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
148#define CFG_SYS_CSPR1 CFG_SYS_NOR0_CSPR_EARLY
149#define CFG_SYS_CSPR1_FINAL CFG_SYS_NOR0_CSPR
150#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
151#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
152#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
153#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
154#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
155#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
156#define CFG_SYS_CSPR2_EXT CFG_SYS_NOR0_CSPR_EXT
157#define CFG_SYS_CSPR2 CFG_SYS_NOR1_CSPR_EARLY
158#define CFG_SYS_CSPR2_FINAL CFG_SYS_NOR1_CSPR
159#define CFG_SYS_AMASK2 CFG_SYS_NOR_AMASK_EARLY
160#define CFG_SYS_AMASK2_FINAL CFG_SYS_NOR_AMASK
161#define CFG_SYS_CSOR2 CFG_SYS_NOR_CSOR
162#define CFG_SYS_CS2_FTIM0 CFG_SYS_NOR_FTIM0
163#define CFG_SYS_CS2_FTIM1 CFG_SYS_NOR_FTIM1
164#define CFG_SYS_CS2_FTIM2 CFG_SYS_NOR_FTIM2
165#define CFG_SYS_CS2_FTIM3 CFG_SYS_NOR_FTIM3
166#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
167#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
168#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
169#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
170#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
171#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
172#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
173#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
Scott Woodb2d5ac52015-03-24 13:25:02 -0700174
Tom Rini4e590942022-11-12 17:36:51 -0500175#define CFG_SYS_NAND_U_BOOT_SIZE (640 * 1024)
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530176#endif
Scott Woodb2d5ac52015-03-24 13:25:02 -0700177#else
Tom Rini65cc0e22022-11-16 13:10:41 -0500178#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR0_CSPR_EXT
179#define CFG_SYS_CSPR0 CFG_SYS_NOR0_CSPR_EARLY
180#define CFG_SYS_CSPR0_FINAL CFG_SYS_NOR0_CSPR
181#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
182#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
183#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
184#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
185#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
186#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
187#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR0_CSPR_EXT
188#define CFG_SYS_CSPR1 CFG_SYS_NOR1_CSPR_EARLY
189#define CFG_SYS_CSPR1_FINAL CFG_SYS_NOR1_CSPR
190#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK_EARLY
191#define CFG_SYS_AMASK1_FINAL CFG_SYS_NOR_AMASK
192#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
193#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
194#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
195#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
196#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
197#define CFG_SYS_CSPR2_EXT CFG_SYS_NAND_CSPR_EXT
198#define CFG_SYS_CSPR2 CFG_SYS_NAND_CSPR
199#define CFG_SYS_AMASK2 CFG_SYS_NAND_AMASK
200#define CFG_SYS_CSOR2 CFG_SYS_NAND_CSOR
201#define CFG_SYS_CS2_FTIM0 CFG_SYS_NAND_FTIM0
202#define CFG_SYS_CS2_FTIM1 CFG_SYS_NAND_FTIM1
203#define CFG_SYS_CS2_FTIM2 CFG_SYS_NAND_FTIM2
204#define CFG_SYS_CS2_FTIM3 CFG_SYS_NAND_FTIM3
Yuan Yaoa646f662016-06-08 18:25:00 +0800205#endif
Scott Woodb2d5ac52015-03-24 13:25:02 -0700206
Tom Rini65cc0e22022-11-16 13:10:41 -0500207#define CFG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
York Sun7288c2c2015-03-20 19:28:23 -0700208
209/*
210 * I2C
211 */
212#define I2C_MUX_PCA_ADDR 0x77
213#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
214
215/* I2C bus multiplexer */
216#define I2C_MUX_CH_DEFAULT 0x8
217
Haikun Wangb7774b02015-07-03 16:51:34 +0800218/* SPI */
Yuan Yaob718d372016-06-08 18:24:55 +0800219
Yuan Yao453418f2016-06-08 18:24:57 +0800220/*
221 * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
222 * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
223 * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
224 */
225#define FSL_QIXIS_BRDCFG9_QSPI 0x1
Yuan Yaob718d372016-06-08 18:24:55 +0800226
York Sun7288c2c2015-03-20 19:28:23 -0700227/*
228 * RTC configuration
229 */
230#define RTC
231#define CONFIG_RTC_DS3231 1
Tom Rini65cc0e22022-11-16 13:10:41 -0500232#define CFG_SYS_I2C_RTC_ADDR 0x68
York Sun7288c2c2015-03-20 19:28:23 -0700233
York Sun7288c2c2015-03-20 19:28:23 -0700234/* Initial environment variables */
235#undef CONFIG_EXTRA_ENV_SETTINGS
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000236#ifdef CONFIG_NXP_ESBC
York Sun7288c2c2015-03-20 19:28:23 -0700237#define CONFIG_EXTRA_ENV_SETTINGS \
238 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
239 "loadaddr=0x80100000\0" \
240 "kernel_addr=0x100000\0" \
241 "ramdisk_addr=0x800000\0" \
242 "ramdisk_size=0x2000000\0" \
243 "fdt_high=0xa0000000\0" \
244 "initrd_high=0xffffffffffffffff\0" \
Udit Agarwal76760742017-05-02 17:43:57 +0530245 "kernel_start=0x581000000\0" \
York Sun7288c2c2015-03-20 19:28:23 -0700246 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530247 "kernel_size=0x2800000\0" \
Santan Kumar6d7b9e72017-02-06 14:18:12 +0530248 "mcmemsize=0x40000000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000249 "mcinitcmd=esbc_validate 0x580640000;" \
250 "esbc_validate 0x580680000;" \
Udit Agarwal76760742017-05-02 17:43:57 +0530251 "fsl_mc start mc 0x580a00000" \
252 " 0x580e00000 \0"
Rajesh Bhagat19082012018-12-27 04:38:01 +0000253#else
254#ifdef CONFIG_TFABOOT
255#define SD_MC_INIT_CMD \
Priyanka Jainf18989972021-07-19 14:54:25 +0530256 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khanc3d141e2019-06-10 10:17:27 +0000257 "mmc read 0x80e00000 0x7000 0x800;" \
258 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagat19082012018-12-27 04:38:01 +0000259#define IFC_MC_INIT_CMD \
260 "fsl_mc start mc 0x580a00000" \
261 " 0x580e00000 \0"
262#define CONFIG_EXTRA_ENV_SETTINGS \
263 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
264 "loadaddr=0x80100000\0" \
265 "loadaddr_sd=0x90100000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000266 "kernel_addr=0x581000000\0" \
267 "kernel_addr_sd=0x8000\0" \
Rajesh Bhagat19082012018-12-27 04:38:01 +0000268 "ramdisk_addr=0x800000\0" \
269 "ramdisk_size=0x2000000\0" \
270 "fdt_high=0xa0000000\0" \
271 "initrd_high=0xffffffffffffffff\0" \
272 "kernel_start=0x581000000\0" \
273 "kernel_start_sd=0x8000\0" \
274 "kernel_load=0xa0000000\0" \
275 "kernel_size=0x2800000\0" \
276 "kernel_size_sd=0x14000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000277 "load_addr=0xa0000000\0" \
Priyanka Singh8526a582020-01-22 10:32:38 +0000278 "kernelheader_addr=0x580600000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000279 "kernelheader_addr_r=0x80200000\0" \
280 "kernelheader_size=0x40000\0" \
281 "BOARD=ls2088aqds\0" \
282 "mcmemsize=0x70000000 \0" \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800283 "scriptaddr=0x80000000\0" \
284 "scripthdraddr=0x80080000\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000285 IFC_MC_INIT_CMD \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800286 BOOTENV \
287 "boot_scripts=ls2088aqds_boot.scr\0" \
288 "boot_script_hdr=hdr_ls2088aqds_bs.out\0" \
289 "scan_dev_for_boot_part=" \
290 "part list ${devtype} ${devnum} devplist; " \
291 "env exists devplist || setenv devplist 1; " \
292 "for distro_bootpart in ${devplist}; do " \
293 "if fstype ${devtype} " \
294 "${devnum}:${distro_bootpart} " \
295 "bootfstype; then " \
296 "run scan_dev_for_boot; " \
297 "fi; " \
298 "done\0" \
299 "boot_a_script=" \
300 "load ${devtype} ${devnum}:${distro_bootpart} " \
301 "${scriptaddr} ${prefix}${script}; " \
302 "env exists secureboot && load ${devtype} " \
303 "${devnum}:${distro_bootpart} " \
304 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
305 "&& esbc_validate ${scripthdraddr};" \
306 "source ${scriptaddr}\0" \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000307 "nor_bootcmd=echo Trying load from nor..;" \
308 "cp.b $kernel_addr $load_addr " \
309 "$kernel_size ; env exists secureboot && " \
310 "cp.b $kernelheader_addr $kernelheader_addr_r " \
311 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
312 "bootm $load_addr#$BOARD\0" \
313 "sd_bootcmd=echo Trying load from SD ..;" \
314 "mmcinfo; mmc read $load_addr " \
315 "$kernel_addr_sd $kernel_size_sd && " \
316 "bootm $load_addr#$BOARD\0"
Santan Kumar1f55a932017-05-05 15:42:29 +0530317#elif defined(CONFIG_SD_BOOT)
318#define CONFIG_EXTRA_ENV_SETTINGS \
319 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
320 "loadaddr=0x90100000\0" \
321 "kernel_addr=0x800\0" \
322 "ramdisk_addr=0x800000\0" \
323 "ramdisk_size=0x2000000\0" \
324 "fdt_high=0xa0000000\0" \
325 "initrd_high=0xffffffffffffffff\0" \
326 "kernel_start=0x8000\0" \
327 "kernel_load=0xa0000000\0" \
328 "kernel_size=0x14000\0" \
Priyanka Jainf18989972021-07-19 14:54:25 +0530329 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
330 "mmc read 0x80e00000 0x7000 0x800;" \
331 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Santan Kumar1f55a932017-05-05 15:42:29 +0530332 "mcmemsize=0x70000000 \0"
Udit Agarwal9ed44782017-01-06 15:58:57 +0530333#else
334#define CONFIG_EXTRA_ENV_SETTINGS \
335 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
336 "loadaddr=0x80100000\0" \
337 "kernel_addr=0x100000\0" \
338 "ramdisk_addr=0x800000\0" \
339 "ramdisk_size=0x2000000\0" \
340 "fdt_high=0xa0000000\0" \
341 "initrd_high=0xffffffffffffffff\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530342 "kernel_start=0x581000000\0" \
Udit Agarwal9ed44782017-01-06 15:58:57 +0530343 "kernel_load=0xa0000000\0" \
344 "kernel_size=0x2800000\0" \
Santan Kumar6d7b9e72017-02-06 14:18:12 +0530345 "mcmemsize=0x40000000\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530346 "mcinitcmd=fsl_mc start mc 0x580a00000" \
347 " 0x580e00000 \0"
Rajesh Bhagat19082012018-12-27 04:38:01 +0000348#endif /* CONFIG_TFABOOT */
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000349#endif /* CONFIG_NXP_ESBC */
Udit Agarwal9ed44782017-01-06 15:58:57 +0530350
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000351#ifdef CONFIG_TFABOOT
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800352#define BOOT_TARGET_DEVICES(func) \
353 func(USB, usb, 0) \
354 func(MMC, mmc, 0) \
355 func(SCSI, scsi, 0) \
356 func(DHCP, dhcp, na)
357#include <config_distro_bootcmd.h>
358
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000359#define SD_BOOTCOMMAND \
360 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh8526a582020-01-22 10:32:38 +0000361 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000362 "&& esbc_validate $load_addr; " \
363 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khanc3d141e2019-06-10 10:17:27 +0000364 "&& mmc read 0x80d00000 0x6800 0x800 " \
365 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800366 "run distro_bootcmd;run sd_bootcmd; " \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000367 "env exists secureboot && esbc_halt;"
368
369#define IFC_NOR_BOOTCOMMAND \
370 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh8526a582020-01-22 10:32:38 +0000371 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000372 "&& fsl_mc lazyapply dpl 0x580d00000;" \
Biwen Li1a9ce6e2020-03-19 20:01:07 +0800373 "run distro_bootcmd;run nor_bootcmd; " \
Wasim Khand7a4ddd2019-06-10 10:17:25 +0000374 "env exists secureboot && esbc_halt;"
375#endif
376
Tom Rini910feb52022-06-10 22:59:38 -0400377#if defined(CONFIG_FSL_MC_ENET)
Prabhakar Kushwahae60476a2015-03-20 19:28:26 -0700378#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
379#define SGMII_CARD_PORT2_PHY_ADDR 0x1d
380#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
381#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
382
Prabhakar Kushwahacf7ee6c2015-08-07 18:01:51 +0530383#define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
384#define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
385#define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
386#define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
387#define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
388#define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
389#define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
390#define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
391#define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
392#define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
393#define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
394#define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
395#define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
396#define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
397#define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
398#define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
399
Prabhakar Kushwahae60476a2015-03-20 19:28:26 -0700400#endif
401
Saksham Jainfcfdb6d2016-03-23 16:24:35 +0530402#include <asm/fsl_secure_boot.h>
403
York Sun7288c2c2015-03-20 19:28:23 -0700404#endif /* __LS2_QDS_H */