blob: 3e86d1bff215c32dc019a9fedf6f845080fa7049 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sunf749db32014-06-23 15:15:56 -07002/*
Priyanka Jain89a168f2017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sunf749db32014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sunf749db32014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
Bharat Bhushan08c51302017-03-22 12:06:25 +053010#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu9f3183d2015-10-26 19:47:50 +080011#include <asm/arch/config.h>
Minghuan Lian31d34c62015-03-20 19:28:16 -070012
Mingkai Hu9f3183d2015-10-26 19:47:50 +080013/* Link Definitions */
Mingkai Hu9f3183d2015-10-26 19:47:50 +080014
Bhupesh Sharma422cb082015-03-19 09:20:43 -070015/* We need architecture specific misc initializations */
Bhupesh Sharma422cb082015-03-19 09:20:43 -070016
York Sunf749db32014-06-23 15:15:56 -070017/* Link Definitions */
York Sunf749db32014-06-23 15:15:56 -070018
York Sunf749db32014-06-23 15:15:56 -070019#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
20
Mingkai Hu9f3183d2015-10-26 19:47:50 +080021#define CONFIG_VERY_BIG_RAM
York Sunf749db32014-06-23 15:15:56 -070022#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
23#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
24#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
25#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sund9c68b12014-08-13 10:21:05 -070026#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
27
York Sun8bfa3012014-09-08 12:20:01 -070028/*
29 * SMP Definitinos
30 */
Michael Walle3d3fe8b2020-06-01 21:53:26 +020031#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun8bfa3012014-09-08 12:20:01 -070032
York Sund9c68b12014-08-13 10:21:05 -070033#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
York Sunf749db32014-06-23 15:15:56 -070034
York Sun207774b2015-03-20 19:28:08 -070035/*
36 * This is not an accurate number. It is used in start.S. The frequency
37 * will be udpated later when get_bus_freq(0) is available.
38 */
York Sunf749db32014-06-23 15:15:56 -070039
Biwen Li04f26d62021-02-05 19:01:59 +080040/* GPIO */
Biwen Li04f26d62021-02-05 19:01:59 +080041
York Sunf749db32014-06-23 15:15:56 -070042/* I2C */
York Sunf749db32014-06-23 15:15:56 -070043
44/* Serial Port */
York Sunf749db32014-06-23 15:15:56 -070045#define CONFIG_SYS_NS16550_SERIAL
46#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang35642082017-01-10 16:44:16 +080047#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sunf749db32014-06-23 15:15:56 -070048
York Sunf749db32014-06-23 15:15:56 -070049/*
York Sun7288c2c2015-03-20 19:28:23 -070050 * During booting, IFC is mapped at the region of 0x30000000.
51 * But this region is limited to 256MB. To accommodate NOR, promjet
52 * and FPGA. This region is divided as below:
53 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
54 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
55 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
56 *
57 * To accommodate bigger NOR flash and other devices, we will map IFC
58 * chip selects to as below:
59 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
60 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
61 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
62 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
63 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
64 *
65 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sunf749db32014-06-23 15:15:56 -070066 * CONFIG_SYS_FLASH_BASE has the final address (core view)
67 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
68 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
69 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
70 */
York Sun7288c2c2015-03-20 19:28:23 -070071
York Sunf749db32014-06-23 15:15:56 -070072#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
73#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
74#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
75
York Sun7288c2c2015-03-20 19:28:23 -070076#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
77#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
78
York Sun7288c2c2015-03-20 19:28:23 -070079#ifndef __ASSEMBLY__
80unsigned long long get_qixis_addr(void);
81#endif
82#define QIXIS_BASE get_qixis_addr()
83#define QIXIS_BASE_PHYS 0x20000000
84#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lu8b064602015-03-20 19:28:31 -070085#define QIXIS_STAT_PRES1 0xb
86#define QIXIS_SDID_MASK 0x07
87#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun7288c2c2015-03-20 19:28:23 -070088
89#define CONFIG_SYS_NAND_BASE 0x530000000ULL
90#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwahae211c122014-07-16 09:21:12 +053091
York Sunf749db32014-06-23 15:15:56 -070092/* MC firmware */
York Sunf749db32014-06-23 15:15:56 -070093/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Rivera125e2bc2015-03-20 19:28:18 -070094#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
95#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
96#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
97#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Sun3c1d2182016-04-04 11:41:26 -070098/* For LS2085A */
J. German Riverac1000c12015-07-02 11:28:58 +053099#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
100#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sunf749db32014-06-23 15:15:56 -0700101
Prabhakar Kushwaha5c055082015-06-02 10:55:52 +0530102/*
103 * Carve out a DDR region which will not be used by u-boot/Linux
104 *
105 * It will be used by MC and Debug Server. The MC region must be
106 * 512MB aligned, so the min size to hide is 512MB.
107 */
York Sunb63a9502016-08-03 12:33:00 -0700108#ifdef CONFIG_FSL_MC_ENET
Meenakshi Aggarwal43ad41e2019-02-27 14:41:02 +0530109#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sunf749db32014-06-23 15:15:56 -0700110#endif
111
York Sunf749db32014-06-23 15:15:56 -0700112/* Miscellaneous configurable options */
York Sunf749db32014-06-23 15:15:56 -0700113
114/* Physical Memory Map */
115/* fixme: these need to be checked against the board */
York Sunf749db32014-06-23 15:15:56 -0700116
York Sunf749db32014-06-23 15:15:56 -0700117#define CONFIG_HWCONFIG
118#define HWCONFIG_BUFFER_SIZE 128
119
York Sunf749db32014-06-23 15:15:56 -0700120/* Initial environment variables */
121#define CONFIG_EXTRA_ENV_SETTINGS \
122 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
123 "loadaddr=0x80100000\0" \
124 "kernel_addr=0x100000\0" \
125 "ramdisk_addr=0x800000\0" \
126 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -0700127 "fdt_high=0xa0000000\0" \
York Sunf749db32014-06-23 15:15:56 -0700128 "initrd_high=0xffffffffffffffff\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530129 "kernel_start=0x581000000\0" \
Stuart Yoder052ddd52015-01-06 13:18:57 -0800130 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha97421bd2015-07-01 16:28:22 +0530131 "kernel_size=0x2800000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530132 "console=ttyAMA0,38400n8\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530133 "mcinitcmd=fsl_mc start mc 0x580a00000" \
134 " 0x580e00000 \0"
York Sunf749db32014-06-23 15:15:56 -0700135
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530136#ifdef CONFIG_NAND_BOOT
Scott Woodb2d5ac52015-03-24 13:25:02 -0700137#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
138#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
Santan Kumarfaed6bd2017-05-05 15:42:28 +0530139#endif
York Sun63143a52017-12-18 08:24:55 -0800140#define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
Scott Woodb2d5ac52015-03-24 13:25:02 -0700141
Simon Glass457e51c2017-05-17 08:23:10 -0600142#include <asm/arch/soc.h>
143
York Sunf749db32014-06-23 15:15:56 -0700144#endif /* __LS2_COMMON_H */