blob: a4d4d655266685385012a68c6c37a1c5fdcd5791 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Andy Fleming61a21e92007-08-14 01:34:21 -05002 * Copyright 2004, 2007 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * Copyright(c) 2003 Motorola Inc.
wdenk42d1f032003-10-15 23:53:47 +00004 */
5
6#ifndef __MPC85xx_H__
7#define __MPC85xx_H__
8
Anton Vorontsovbf30bb12008-05-28 18:20:15 +04009#include <asm/fsl_lbc.h>
10
Andy Fleming61a21e92007-08-14 01:34:21 -050011/* define for common ppc_asm.tmpl */
12#define EXC_OFF_SYS_RESET 0x100 /* System reset */
13#define _START_OFFSET 0
wdenk42d1f032003-10-15 23:53:47 +000014
15#if defined(CONFIG_E500)
16#include <e500.h>
17#endif
18
wdenk0ac6f8b2004-07-09 23:27:13 +000019/*
20 * SCCR - System Clock Control Register, 9-8
wdenk42d1f032003-10-15 23:53:47 +000021 */
wdenk0ac6f8b2004-07-09 23:27:13 +000022#define SCCR_CLPD 0x00000004 /* CPM Low Power Disable */
23#define SCCR_DFBRG_MSK 0x00000003 /* Division by BRGCLK Mask */
wdenk42d1f032003-10-15 23:53:47 +000024#define SCCR_DFBRG_SHIFT 0
25
wdenk0ac6f8b2004-07-09 23:27:13 +000026#define SCCR_DFBRG00 0x00000000 /* BRGCLK division by 4 */
27#define SCCR_DFBRG01 0x00000001 /* BRGCLK div by 16 (normal) */
28#define SCCR_DFBRG10 0x00000002 /* BRGCLK division by 64 */
29#define SCCR_DFBRG11 0x00000003 /* BRGCLK division by 256 */
wdenk42d1f032003-10-15 23:53:47 +000030
wdenk42d1f032003-10-15 23:53:47 +000031#endif /* __MPC85xx_H__ */