blob: 077c3051bcc4ecfdaa77e78b490f55ee81776e4d [file] [log] [blame]
Wolfgang Denk932394a2005-08-17 12:55:25 +02001/*
2 * drivers/mtd/nandids.c
3 *
4 * Copyright (C) 2002 Thomas Gleixner (tglx@linutronix.de)
William Juulcfa460a2007-10-31 13:53:06 +01005 *
Wolfgang Denk932394a2005-08-17 12:55:25 +02006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 */
Bartlomiej Sieka038ccac2006-02-24 09:37:22 +010011
Wolfgang Denk932394a2005-08-17 12:55:25 +020012#include <common.h>
Wolfgang Denk932394a2005-08-17 12:55:25 +020013#include <linux/mtd/nand.h>
Wolfgang Denk932394a2005-08-17 12:55:25 +020014/*
15* Chip ID list
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020016*
Wolfgang Denk932394a2005-08-17 12:55:25 +020017* Name. ID code, pagesize, chipsize in MegaByte, eraseblock size,
18* options
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020019*
Wolfgang Denk53677ef2008-05-20 16:00:29 +020020* Pagesize; 0, 256, 512
21* 0 get this information from the extended chip ID
Wolfgang Denk932394a2005-08-17 12:55:25 +020022+ 256 256 Byte page size
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020023* 512 512 Byte page size
Wolfgang Denk932394a2005-08-17 12:55:25 +020024*/
25struct nand_flash_dev nand_flash_ids[] = {
William Juulcfa460a2007-10-31 13:53:06 +010026
27#ifdef CONFIG_MTD_NAND_MUSEUM_IDS
Wolfgang Denk53677ef2008-05-20 16:00:29 +020028 {"NAND 1MiB 5V 8-bit", 0x6e, 256, 1, 0x1000, 0},
29 {"NAND 2MiB 5V 8-bit", 0x64, 256, 2, 0x1000, 0},
30 {"NAND 4MiB 5V 8-bit", 0x6b, 512, 4, 0x2000, 0},
31 {"NAND 1MiB 3,3V 8-bit", 0xe8, 256, 1, 0x1000, 0},
32 {"NAND 1MiB 3,3V 8-bit", 0xec, 256, 1, 0x1000, 0},
33 {"NAND 2MiB 3,3V 8-bit", 0xea, 256, 2, 0x1000, 0},
William Juulcfa460a2007-10-31 13:53:06 +010034 {"NAND 4MiB 3,3V 8-bit", 0xd5, 512, 4, 0x2000, 0},
Wolfgang Denk53677ef2008-05-20 16:00:29 +020035 {"NAND 4MiB 3,3V 8-bit", 0xe3, 512, 4, 0x2000, 0},
36 {"NAND 4MiB 3,3V 8-bit", 0xe5, 512, 4, 0x2000, 0},
37 {"NAND 8MiB 3,3V 8-bit", 0xd6, 512, 8, 0x2000, 0},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020038
Wolfgang Denk53677ef2008-05-20 16:00:29 +020039 {"NAND 8MiB 1,8V 8-bit", 0x39, 512, 8, 0x2000, 0},
40 {"NAND 8MiB 3,3V 8-bit", 0xe6, 512, 8, 0x2000, 0},
41 {"NAND 8MiB 1,8V 16-bit", 0x49, 512, 8, 0x2000, NAND_BUSWIDTH_16},
42 {"NAND 8MiB 3,3V 16-bit", 0x59, 512, 8, 0x2000, NAND_BUSWIDTH_16},
William Juulcfa460a2007-10-31 13:53:06 +010043#endif
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020044
Wolfgang Denk53677ef2008-05-20 16:00:29 +020045 {"NAND 16MiB 1,8V 8-bit", 0x33, 512, 16, 0x4000, 0},
46 {"NAND 16MiB 3,3V 8-bit", 0x73, 512, 16, 0x4000, 0},
47 {"NAND 16MiB 1,8V 16-bit", 0x43, 512, 16, 0x4000, NAND_BUSWIDTH_16},
48 {"NAND 16MiB 3,3V 16-bit", 0x53, 512, 16, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020049
Wolfgang Denk53677ef2008-05-20 16:00:29 +020050 {"NAND 32MiB 1,8V 8-bit", 0x35, 512, 32, 0x4000, 0},
51 {"NAND 32MiB 3,3V 8-bit", 0x75, 512, 32, 0x4000, 0},
52 {"NAND 32MiB 1,8V 16-bit", 0x45, 512, 32, 0x4000, NAND_BUSWIDTH_16},
53 {"NAND 32MiB 3,3V 16-bit", 0x55, 512, 32, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020054
Wolfgang Denk53677ef2008-05-20 16:00:29 +020055 {"NAND 64MiB 1,8V 8-bit", 0x36, 512, 64, 0x4000, 0},
56 {"NAND 64MiB 3,3V 8-bit", 0x76, 512, 64, 0x4000, 0},
57 {"NAND 64MiB 1,8V 16-bit", 0x46, 512, 64, 0x4000, NAND_BUSWIDTH_16},
58 {"NAND 64MiB 3,3V 16-bit", 0x56, 512, 64, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020059
Wolfgang Denk53677ef2008-05-20 16:00:29 +020060 {"NAND 128MiB 1,8V 8-bit", 0x78, 512, 128, 0x4000, 0},
William Juulcfa460a2007-10-31 13:53:06 +010061 {"NAND 128MiB 1,8V 8-bit", 0x39, 512, 128, 0x4000, 0},
Wolfgang Denk53677ef2008-05-20 16:00:29 +020062 {"NAND 128MiB 3,3V 8-bit", 0x79, 512, 128, 0x4000, 0},
63 {"NAND 128MiB 1,8V 16-bit", 0x72, 512, 128, 0x4000, NAND_BUSWIDTH_16},
William Juulcfa460a2007-10-31 13:53:06 +010064 {"NAND 128MiB 1,8V 16-bit", 0x49, 512, 128, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denk53677ef2008-05-20 16:00:29 +020065 {"NAND 128MiB 3,3V 16-bit", 0x74, 512, 128, 0x4000, NAND_BUSWIDTH_16},
William Juulcfa460a2007-10-31 13:53:06 +010066 {"NAND 128MiB 3,3V 16-bit", 0x59, 512, 128, 0x4000, NAND_BUSWIDTH_16},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020067
Wolfgang Denk53677ef2008-05-20 16:00:29 +020068 {"NAND 256MiB 3,3V 8-bit", 0x71, 512, 256, 0x4000, 0},
Wolfgang Denk932394a2005-08-17 12:55:25 +020069
William Juulcfa460a2007-10-31 13:53:06 +010070 /*
71 * These are the new chips with large page size. The pagesize and the
72 * erasesize is determined from the extended id bytes
73 */
74#define LP_OPTIONS (NAND_SAMSUNG_LP_OPTIONS | NAND_NO_READRDY | NAND_NO_AUTOINCR)
75#define LP_OPTIONS16 (LP_OPTIONS | NAND_BUSWIDTH_16)
76
77 /*512 Megabit */
78 {"NAND 64MiB 1,8V 8-bit", 0xA2, 0, 64, 0, LP_OPTIONS},
79 {"NAND 64MiB 3,3V 8-bit", 0xF2, 0, 64, 0, LP_OPTIONS},
80 {"NAND 64MiB 1,8V 16-bit", 0xB2, 0, 64, 0, LP_OPTIONS16},
81 {"NAND 64MiB 3,3V 16-bit", 0xC2, 0, 64, 0, LP_OPTIONS16},
82
Wolfgang Denk932394a2005-08-17 12:55:25 +020083 /* 1 Gigabit */
William Juulcfa460a2007-10-31 13:53:06 +010084 {"NAND 128MiB 1,8V 8-bit", 0xA1, 0, 128, 0, LP_OPTIONS},
85 {"NAND 128MiB 3,3V 8-bit", 0xF1, 0, 128, 0, LP_OPTIONS},
86 {"NAND 128MiB 1,8V 16-bit", 0xB1, 0, 128, 0, LP_OPTIONS16},
87 {"NAND 128MiB 3,3V 16-bit", 0xC1, 0, 128, 0, LP_OPTIONS16},
Wolfgang Denk932394a2005-08-17 12:55:25 +020088
89 /* 2 Gigabit */
William Juulcfa460a2007-10-31 13:53:06 +010090 {"NAND 256MiB 1,8V 8-bit", 0xAA, 0, 256, 0, LP_OPTIONS},
91 {"NAND 256MiB 3,3V 8-bit", 0xDA, 0, 256, 0, LP_OPTIONS},
92 {"NAND 256MiB 1,8V 16-bit", 0xBA, 0, 256, 0, LP_OPTIONS16},
93 {"NAND 256MiB 3,3V 16-bit", 0xCA, 0, 256, 0, LP_OPTIONS16},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +020094
Wolfgang Denk932394a2005-08-17 12:55:25 +020095 /* 4 Gigabit */
William Juulcfa460a2007-10-31 13:53:06 +010096 {"NAND 512MiB 1,8V 8-bit", 0xAC, 0, 512, 0, LP_OPTIONS},
97 {"NAND 512MiB 3,3V 8-bit", 0xDC, 0, 512, 0, LP_OPTIONS},
98 {"NAND 512MiB 1,8V 16-bit", 0xBC, 0, 512, 0, LP_OPTIONS16},
99 {"NAND 512MiB 3,3V 16-bit", 0xCC, 0, 512, 0, LP_OPTIONS16},
Wolfgang Denkac7eb8a2005-09-14 23:53:32 +0200100
Wolfgang Denk932394a2005-08-17 12:55:25 +0200101 /* 8 Gigabit */
William Juulcfa460a2007-10-31 13:53:06 +0100102 {"NAND 1GiB 1,8V 8-bit", 0xA3, 0, 1024, 0, LP_OPTIONS},
103 {"NAND 1GiB 3,3V 8-bit", 0xD3, 0, 1024, 0, LP_OPTIONS},
104 {"NAND 1GiB 1,8V 16-bit", 0xB3, 0, 1024, 0, LP_OPTIONS16},
105 {"NAND 1GiB 3,3V 16-bit", 0xC3, 0, 1024, 0, LP_OPTIONS16},
Wolfgang Denk932394a2005-08-17 12:55:25 +0200106
107 /* 16 Gigabit */
William Juulcfa460a2007-10-31 13:53:06 +0100108 {"NAND 2GiB 1,8V 8-bit", 0xA5, 0, 2048, 0, LP_OPTIONS},
109 {"NAND 2GiB 3,3V 8-bit", 0xD5, 0, 2048, 0, LP_OPTIONS},
110 {"NAND 2GiB 1,8V 16-bit", 0xB5, 0, 2048, 0, LP_OPTIONS16},
111 {"NAND 2GiB 3,3V 16-bit", 0xC5, 0, 2048, 0, LP_OPTIONS16},
Wolfgang Denk932394a2005-08-17 12:55:25 +0200112
William Juulcfa460a2007-10-31 13:53:06 +0100113 /*
114 * Renesas AND 1 Gigabit. Those chips do not support extended id and
115 * have a strange page/block layout ! The chosen minimum erasesize is
116 * 4 * 2 * 2048 = 16384 Byte, as those chips have an array of 4 page
117 * planes 1 block = 2 pages, but due to plane arrangement the blocks
118 * 0-3 consists of page 0 + 4,1 + 5, 2 + 6, 3 + 7 Anyway JFFS2 would
119 * increase the eraseblock size so we chose a combined one which can be
120 * erased in one go There are more speed improvements for reads and
121 * writes possible, but not implemented now
Wolfgang Denk932394a2005-08-17 12:55:25 +0200122 */
William Juulcfa460a2007-10-31 13:53:06 +0100123 {"AND 128MiB 3,3V 8-bit", 0x01, 2048, 128, 0x4000,
124 NAND_IS_AND | NAND_NO_AUTOINCR |NAND_NO_READRDY | NAND_4PAGE_ARRAY |
125 BBT_AUTO_REFRESH
126 },
Wolfgang Denk932394a2005-08-17 12:55:25 +0200127
128 {NULL,}
129};
130
131/*
132* Manufacturer ID list
133*/
134struct nand_manufacturers nand_manuf_ids[] = {
135 {NAND_MFR_TOSHIBA, "Toshiba"},
136 {NAND_MFR_SAMSUNG, "Samsung"},
137 {NAND_MFR_FUJITSU, "Fujitsu"},
138 {NAND_MFR_NATIONAL, "National"},
139 {NAND_MFR_RENESAS, "Renesas"},
140 {NAND_MFR_STMICRO, "ST Micro"},
William Juulcfa460a2007-10-31 13:53:06 +0100141 {NAND_MFR_HYNIX, "Hynix"},
Ulf Samuelsson7ebb4472007-05-24 12:12:47 +0200142 {NAND_MFR_MICRON, "Micron"},
Scott Woodc45912d2008-10-24 16:20:43 -0500143 {NAND_MFR_AMD, "AMD"},
Wolfgang Denk932394a2005-08-17 12:55:25 +0200144 {0x0, "Unknown"}
145};