blob: b37601c794b9f5174ddbae09fa20f2944063e487 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05004 */
5
6/*
7 * mpc8548cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Kumar Gala8b47d7e2011-01-04 17:57:59 -060015#define CONFIG_SYS_SRIO
16#define CONFIG_SRIO1 /* SRIO port 1 */
17
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050018#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040019#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050020#undef CONFIG_PCI2
21#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000022#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala0151cba2008-10-21 11:33:58 -050023#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050024
Jon Loeligerd9b94f22005-07-25 14:05:07 -050025#define CONFIG_ENV_OVERWRITE
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050026#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050027
Jon Loeliger25eedb22008-03-19 15:02:07 -050028#define CONFIG_FSL_VIA
Jon Loeliger25eedb22008-03-19 15:02:07 -050029
Jon Loeligerd9b94f22005-07-25 14:05:07 -050030#ifndef __ASSEMBLY__
31extern unsigned long get_clock_freq(void);
32#endif
33#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
34
35/*
36 * These can be toggled for performance analysis, otherwise use default.
37 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050038#define CONFIG_L2_CACHE /* toggle L2 cache */
39#define CONFIG_BTB /* toggle branch predition */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050040
41/*
42 * Only possible on E500 Version 2 or newer cores.
43 */
44#define CONFIG_ENABLE_36BIT_PHYS 1
45
chenhui zhaob76aef62011-10-13 13:41:00 +080046#ifdef CONFIG_PHYS_64BIT
47#define CONFIG_ADDR_MAP
48#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
49#endif
50
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
52#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeligerd9b94f22005-07-25 14:05:07 -050053
Timur Tabie46fedf2011-08-04 18:03:41 -050054#define CONFIG_SYS_CCSRBAR 0xe0000000
55#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050056
Jon Loeligere31d2c12008-03-18 13:51:06 -050057/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050058#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
59#define CONFIG_DDR_SPD
Jon Loeligere31d2c12008-03-18 13:51:06 -050060
chenhui zhao867b06f2011-09-06 16:41:19 +000061#define CONFIG_DDR_ECC
Dave Liu9b0ad1b2008-10-28 17:53:38 +080062#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligere31d2c12008-03-18 13:51:06 -050063#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
64
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
66#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050067
Jon Loeligere31d2c12008-03-18 13:51:06 -050068#define CONFIG_DIMM_SLOTS_PER_CTLR 1
69#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeligerd9b94f22005-07-25 14:05:07 -050070
Jon Loeligere31d2c12008-03-18 13:51:06 -050071/* I2C addresses of SPD EEPROMs */
72#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
73
74/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050075#ifndef CONFIG_SPD_EEPROM
76#error ("CONFIG_SPD_EEPROM is required")
77#endif
78
79#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaofff80972011-10-13 13:40:59 +080080/*
81 * Physical Address Map
82 *
83 * 32bit:
84 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
85 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
86 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
87 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
88 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
89 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
90 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
91 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
92 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
93 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
94 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
95 *
chenhui zhaob76aef62011-10-13 13:41:00 +080096 * 36bit:
97 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
98 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
99 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
100 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
101 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
102 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
103 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
104 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
105 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
106 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
107 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
108 *
chenhui zhaofff80972011-10-13 13:40:59 +0800109 */
110
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500111/*
112 * Local Bus Definitions
113 */
114
115/*
116 * FLASH on the Local Bus
117 * Two banks, 8M each, using the CFI driver.
118 * Boot from BR0/OR0 bank at 0xff00_0000
119 * Alternate BR1/OR1 bank at 0xff80_0000
120 *
121 * BR0, BR1:
122 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
123 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
124 * Port Size = 16 bits = BRx[19:20] = 10
125 * Use GPCM = BRx[24:26] = 000
126 * Valid = BRx[31] = 1
127 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500128 * 0 4 8 12 16 20 24 28
129 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
130 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500131 *
132 * OR0, OR1:
133 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
134 * Reserved ORx[17:18] = 11, confusion here?
135 * CSNT = ORx[20] = 1
136 * ACS = half cycle delay = ORx[21:22] = 11
137 * SCY = 6 = ORx[24:27] = 0110
138 * TRLX = use relaxed timing = ORx[29] = 1
139 * EAD = use external address latch delay = OR[31] = 1
140 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500141 * 0 4 8 12 16 20 24 28
142 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500143 */
144
chenhui zhaofff80972011-10-13 13:40:59 +0800145#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800146#ifdef CONFIG_PHYS_64BIT
147#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
148#else
chenhui zhaofff80972011-10-13 13:40:59 +0800149#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800150#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500151
chenhui zhaofff80972011-10-13 13:40:59 +0800152#define CONFIG_SYS_BR0_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000153 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaofff80972011-10-13 13:40:59 +0800154#define CONFIG_SYS_BR1_PRELIM \
155 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500156
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_OR0_PRELIM 0xff806e65
158#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159
chenhui zhaofff80972011-10-13 13:40:59 +0800160#define CONFIG_SYS_FLASH_BANKS_LIST \
161 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
163#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
164#undef CONFIG_SYS_FLASH_CHECKSUM
165#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
166#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500167
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200168#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500171
chenhui zhao867b06f2011-09-06 16:41:19 +0000172#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500173
174/*
175 * SDRAM on the Local Bus
176 */
chenhui zhaofff80972011-10-13 13:40:59 +0800177#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800178#ifdef CONFIG_PHYS_64BIT
179#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
180#else
chenhui zhaofff80972011-10-13 13:40:59 +0800181#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800182#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500184
185/*
186 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500188 *
189 * For BR2, need:
190 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
191 * port-size = 32-bits = BR2[19:20] = 11
192 * no parity checking = BR2[21:22] = 00
193 * SDRAM for MSEL = BR2[24:26] = 011
194 * Valid = BR[31] = 1
195 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500196 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500197 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
198 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500200 * FIXME: the top 17 bits of BR2.
201 */
202
chenhui zhaofff80972011-10-13 13:40:59 +0800203#define CONFIG_SYS_BR2_PRELIM \
204 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
205 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500206
207/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500209 *
210 * For OR2, need:
211 * 64MB mask for AM, OR2[0:7] = 1111 1100
212 * XAM, OR2[17:18] = 11
213 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500214 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500215 * EAD set for extra time OR[31] = 1
216 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500217 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500218 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
219 */
220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
224#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
225#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
226#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500227
228/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500229 * Common settings for all Local Bus SDRAM commands.
230 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500231 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500232 * is OR'ed in too.
233 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500234#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
235 | LSDMR_PRETOACT7 \
236 | LSDMR_ACTTORW7 \
237 | LSDMR_BL8 \
238 | LSDMR_WRC4 \
239 | LSDMR_CL3 \
240 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500241 )
242
243/*
244 * The CADMUS registers are connected to CS3 on CDS.
245 * The new memory map places CADMUS at 0xf8000000.
246 *
247 * For BR3, need:
248 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
249 * port-size = 8-bits = BR[19:20] = 01
250 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500251 * GPMC for MSEL = BR[24:26] = 000
252 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500253 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500254 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500255 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
256 *
257 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500258 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500259 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500260 * CSNT OR[20] = 1
261 * ACS OR[21:22] = 11
262 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500263 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500264 * SETA OR[28] = 0
265 * TRLX OR[29] = 1
266 * EHTR OR[30] = 1
267 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500268 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500269 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500270 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
271 */
272
Jon Loeliger25eedb22008-03-19 15:02:07 -0500273#define CONFIG_FSL_CADMUS
274
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500275#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800276#ifdef CONFIG_PHYS_64BIT
277#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
278#else
chenhui zhaofff80972011-10-13 13:40:59 +0800279#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800280#endif
chenhui zhaofff80972011-10-13 13:40:59 +0800281#define CONFIG_SYS_BR3_PRELIM \
282 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500284
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_SYS_INIT_RAM_LOCK 1
286#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200287#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500288
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200289#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao867b06f2011-09-06 16:41:19 +0000293#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500294
295/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_NS16550_SERIAL
297#define CONFIG_SYS_NS16550_REG_SIZE 1
298#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500301 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
302
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
304#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500305
Jon Loeliger20476722006-10-20 15:50:15 -0500306/*
307 * I2C
308 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200309#define CONFIG_SYS_I2C
310#define CONFIG_SYS_I2C_FSL
311#define CONFIG_SYS_FSL_I2C_SPEED 400000
312#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
313#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
314#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500315
Timur Tabie8d18542008-07-18 16:52:23 +0200316/* EEPROM */
317#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_I2C_EEPROM_CCID
319#define CONFIG_SYS_ID_EEPROM
320#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
321#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabie8d18542008-07-18 16:52:23 +0200322
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500323/*
324 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300325 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500326 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600327#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800328#ifdef CONFIG_PHYS_64BIT
329#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
330#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
331#else
Kumar Gala10795f42008-12-02 16:08:36 -0600332#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600333#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800334#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600336#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600337#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800338#ifdef CONFIG_PHYS_64BIT
339#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
340#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800342#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500344
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500345#ifdef CONFIG_PCIE1
Kumar Galaf5fa8f32010-12-17 10:21:22 -0600346#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600347#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800348#ifdef CONFIG_PHYS_64BIT
349#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
350#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
351#else
Kumar Gala10795f42008-12-02 16:08:36 -0600352#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600353#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800354#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600356#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600357#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800358#ifdef CONFIG_PHYS_64BIT
359#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
360#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800362#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500364#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800365
366/*
367 * RapidIO MMU
368 */
chenhui zhaofff80972011-10-13 13:40:59 +0800369#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800370#ifdef CONFIG_PHYS_64BIT
371#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
372#else
chenhui zhaofff80972011-10-13 13:40:59 +0800373#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800374#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600375#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500376
Randy Vinson7f3f2bd2007-02-27 19:42:22 -0700377#ifdef CONFIG_LEGACY
378#define BRIDGE_ID 17
379#define VIA_ID 2
380#else
381#define BRIDGE_ID 28
382#define VIA_ID 4
383#endif
384
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500385#if defined(CONFIG_PCI)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500386#undef CONFIG_EEPRO100
387#undef CONFIG_TULIP
388
chenhui zhao867b06f2011-09-06 16:41:19 +0000389#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500390
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500391#endif /* CONFIG_PCI */
392
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500393#if defined(CONFIG_TSEC_ENET)
394
Kim Phillips255a35772007-05-16 16:52:19 -0500395#define CONFIG_TSEC1 1
396#define CONFIG_TSEC1_NAME "eTSEC0"
397#define CONFIG_TSEC2 1
398#define CONFIG_TSEC2_NAME "eTSEC1"
399#define CONFIG_TSEC3 1
400#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500401#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500402#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500403#undef CONFIG_MPC85XX_FEC
404
405#define TSEC1_PHY_ADDR 0
406#define TSEC2_PHY_ADDR 1
407#define TSEC3_PHY_ADDR 2
408#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500409
410#define TSEC1_PHYIDX 0
411#define TSEC2_PHYIDX 0
412#define TSEC3_PHYIDX 0
413#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500414#define TSEC1_FLAGS TSEC_GIGABIT
415#define TSEC2_FLAGS TSEC_GIGABIT
416#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
417#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500418
419/* Options are: eTSEC[0-3] */
420#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500421#endif /* CONFIG_TSEC_ENET */
422
423/*
424 * Environment
425 */
chenhui zhao867b06f2011-09-06 16:41:19 +0000426#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
427#define CONFIG_ENV_ADDR 0xfff80000
428#else
429#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
430#endif
431#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200432#define CONFIG_ENV_SIZE 0x2000
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500433
434#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500436
Jon Loeliger2835e512007-06-13 13:22:08 -0500437/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500438 * BOOTP options
439 */
440#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeliger659e2f62007-07-10 09:10:49 -0500441
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500442#undef CONFIG_WATCHDOG /* watchdog disabled */
443
444/*
445 * Miscellaneous configurable options
446 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500448
449/*
450 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500451 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500452 * the maximum mapped by the Linux kernel during initialization.
453 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500454#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
455#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500456
Jon Loeliger2835e512007-06-13 13:22:08 -0500457#if defined(CONFIG_CMD_KGDB)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500458#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500459#endif
460
461/*
462 * Environment Configuration
463 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500464#if defined(CONFIG_TSEC_ENET)
Andy Fleming10327dc2007-08-16 16:35:02 -0500465#define CONFIG_HAS_ETH0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500466#define CONFIG_HAS_ETH1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500467#define CONFIG_HAS_ETH2
Andy Fleming09f3e092006-09-13 10:34:18 -0500468#define CONFIG_HAS_ETH3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500469#endif
470
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500471#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500472
Mario Six5bc05432018-03-28 14:38:20 +0200473#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000474#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000475#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500476#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500477
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500478#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500479#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500480#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500481
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500482#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500483
chenhui zhao867b06f2011-09-06 16:41:19 +0000484#define CONFIG_EXTRA_ENV_SETTINGS \
485 "hwconfig=fsl_ddr:ecc=off\0" \
486 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200487 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000488 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200489 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
490 " +$filesize; " \
491 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
492 " +$filesize; " \
493 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
494 " $filesize; " \
495 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
496 " +$filesize; " \
497 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
498 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000499 "consoledev=ttyS1\0" \
500 "ramdiskaddr=2000000\0" \
501 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500502 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000503 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500504
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500505#define CONFIG_NFSBOOTCOMMAND \
506 "setenv bootargs root=/dev/nfs rw " \
507 "nfsroot=$serverip:$rootpath " \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500508 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500509 "console=$consoledev,$baudrate $othbootargs;" \
510 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500511 "tftp $fdtaddr $fdtfile;" \
512 "bootm $loadaddr - $fdtaddr"
Andy Fleming8272dc22006-09-13 10:33:35 -0500513
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500514#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500515 "setenv bootargs root=/dev/ram rw " \
516 "console=$consoledev,$baudrate $othbootargs;" \
517 "tftp $ramdiskaddr $ramdiskfile;" \
518 "tftp $loadaddr $bootfile;" \
Ed Swarthout4bf4abb2007-08-21 09:38:59 -0500519 "tftp $fdtaddr $fdtfile;" \
520 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500521
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500522#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500523
524#endif /* __CONFIG_H */