blob: 4101440ff5d5948e92220344bf12e38fc4c8657e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stelian Pop8e429b32008-05-08 18:52:23 +02002/*
3 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Pop8e429b32008-05-08 18:52:23 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 *
7 * Configuation settings for the AT91SAM9263EK board.
Stelian Pop8e429b32008-05-08 18:52:23 +02008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glass1af3c7f2020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Xu, Hongcd46b0f2011-06-10 21:31:26 +000015/*
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
18 */
19#include <asm/hardware.h>
Stelian Pop8e429b32008-05-08 18:52:23 +020020
Xu, Hongcd46b0f2011-06-10 21:31:26 +000021/* ARM asynchronous clock */
Tom Rini65cc0e22022-11-16 13:10:41 -050022#define CFG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
23#define CFG_SYS_AT91_SLOW_CLOCK 32768
Xu, Hongcd46b0f2011-06-10 21:31:26 +000024
Stelian Pop8e429b32008-05-08 18:52:23 +020025/* SDRAM */
Tom Riniaa6e94d2022-11-16 13:10:37 -050026#define CFG_SYS_SDRAM_BASE ATMEL_BASE_CS1
27#define CFG_SYS_SDRAM_SIZE 0x04000000
Xu, Hongcd46b0f2011-06-10 21:31:26 +000028
Tom Rini65cc0e22022-11-16 13:10:41 -050029#define CFG_SYS_INIT_RAM_SIZE (16 * 1024)
30#define CFG_SYS_INIT_RAM_ADDR ATMEL_BASE_SRAM1
Stelian Pop8e429b32008-05-08 18:52:23 +020031
Stelian Pop8e429b32008-05-08 18:52:23 +020032/* NOR flash, if populated */
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020033#ifdef CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020034#define PHYS_FLASH_1 0x10000000
Tom Rini65cc0e22022-11-16 13:10:41 -050035#define CFG_SYS_FLASH_BASE PHYS_FLASH_1
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020036
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020037/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020038
Tom Rini0613c362022-12-04 10:03:50 -050039#define CFG_EXTRA_ENV_SETTINGS \
Marek Vasut93ea89f2012-09-23 17:41:23 +020040 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020041 "update=" \
42 "protect off ${monitor_base} +${filesize};" \
43 "erase ${monitor_base} +${filesize};" \
Andreas Bießmann88461f12012-06-28 02:32:32 +000044 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020045 "protect on ${monitor_base} +${filesize}\0"
46
47#ifndef CONFIG_SKIP_LOWLEVEL_INIT
48#define MASTER_PLL_MUL 171
49#define MASTER_PLL_DIV 14
Jens Scharsig1b34f002010-02-03 22:47:18 +010050#define MASTER_PLL_OUT 3
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020051
52/* clocks */
Tom Rini65cc0e22022-11-16 13:10:41 -050053#define CFG_SYS_MOR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010054 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
Tom Rini65cc0e22022-11-16 13:10:41 -050055#define CFG_SYS_PLLAR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010056 (AT91_PMC_PLLAR_29 | \
57 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
58 AT91_PMC_PLLXR_PLLCOUNT(63) | \
Wolfgang Denk0cf207e2021-09-27 17:42:39 +020059 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
Jens Scharsig1b34f002010-02-03 22:47:18 +010060 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020061
62/* PCK/2 = MCK Master Clock from PLLA */
Tom Rini65cc0e22022-11-16 13:10:41 -050063#define CFG_SYS_MCKR1_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010064 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
65 AT91_PMC_MCKR_MDIV_2)
66
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020067/* PCK/2 = MCK Master Clock from PLLA */
Tom Rini65cc0e22022-11-16 13:10:41 -050068#define CFG_SYS_MCKR2_VAL \
Wolfgang Denk0cf207e2021-09-27 17:42:39 +020069 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
Jens Scharsig1b34f002010-02-03 22:47:18 +010070 AT91_PMC_MCKR_MDIV_2)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020071
72/* define PDC[31:16] as DATA[31:16] */
Tom Rini65cc0e22022-11-16 13:10:41 -050073#define CFG_SYS_PIOD_PDR_VAL1 0xFFFF0000
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020074/* no pull-up for D[31:16] */
Tom Rini65cc0e22022-11-16 13:10:41 -050075#define CFG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020076/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Tom Rini65cc0e22022-11-16 13:10:41 -050077#define CFG_SYS_MATRIX_EBICSA_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +010078 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
79 AT91_MATRIX_CSA_EBI_CS1A)
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020080
81/* SDRAM */
82/* SDRAMC_MR Mode register */
Tom Rini65cc0e22022-11-16 13:10:41 -050083#define CFG_SYS_SDRC_MR_VAL1 0
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020084/* SDRAMC_TR - Refresh Timer register */
Tom Rini65cc0e22022-11-16 13:10:41 -050085#define CFG_SYS_SDRC_TR_VAL1 0x13C
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020086/* SDRAMC_CR - Configuration register*/
Tom Rini65cc0e22022-11-16 13:10:41 -050087#define CFG_SYS_SDRC_CR_VAL \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +020088 (AT91_SDRAMC_NC_9 | \
89 AT91_SDRAMC_NR_13 | \
90 AT91_SDRAMC_NB_4 | \
91 AT91_SDRAMC_CAS_3 | \
92 AT91_SDRAMC_DBW_32 | \
93 (1 << 8) | /* Write Recovery Delay */ \
94 (7 << 12) | /* Row Cycle Delay */ \
95 (2 << 16) | /* Row Precharge Delay */ \
96 (2 << 20) | /* Row to Column Delay */ \
97 (5 << 24) | /* Active to Precharge Delay */ \
98 (1 << 28)) /* Exit Self Refresh to Active Delay */
99
100/* Memory Device Register -> SDRAM */
Tom Rini65cc0e22022-11-16 13:10:41 -0500101#define CFG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
102#define CFG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
Tom Riniaa6e94d2022-11-16 13:10:37 -0500103#define CFG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
Tom Rini65cc0e22022-11-16 13:10:41 -0500104#define CFG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
Tom Riniaa6e94d2022-11-16 13:10:37 -0500105#define CFG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
106#define CFG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
107#define CFG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
108#define CFG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
109#define CFG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
110#define CFG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
111#define CFG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
112#define CFG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
Tom Rini65cc0e22022-11-16 13:10:41 -0500113#define CFG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
Tom Riniaa6e94d2022-11-16 13:10:37 -0500114#define CFG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
Tom Rini65cc0e22022-11-16 13:10:41 -0500115#define CFG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
Tom Riniaa6e94d2022-11-16 13:10:37 -0500116#define CFG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
Tom Rini65cc0e22022-11-16 13:10:41 -0500117#define CFG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
Tom Riniaa6e94d2022-11-16 13:10:37 -0500118#define CFG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200119
120/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Tom Rini65cc0e22022-11-16 13:10:41 -0500121#define CFG_SYS_SMC0_SETUP0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100122 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
123 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
Tom Rini65cc0e22022-11-16 13:10:41 -0500124#define CFG_SYS_SMC0_PULSE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100125 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
126 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Tom Rini65cc0e22022-11-16 13:10:41 -0500127#define CFG_SYS_SMC0_CYCLE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100128 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Tom Rini65cc0e22022-11-16 13:10:41 -0500129#define CFG_SYS_SMC0_MODE0_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100130 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
131 AT91_SMC_MODE_DBW_16 | \
132 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200133
134/* user reset enable */
Tom Rini65cc0e22022-11-16 13:10:41 -0500135#define CFG_SYS_RSTC_RMR_VAL \
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200136 (AT91_RSTC_KEY | \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100137 AT91_RSTC_MR_URSTEN | \
138 AT91_RSTC_MR_ERSTL(15))
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200139
140/* Disable Watchdog */
Tom Rini65cc0e22022-11-16 13:10:41 -0500141#define CFG_SYS_WDTC_WDMR_VAL \
Jens Scharsig1b34f002010-02-03 22:47:18 +0100142 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
143 AT91_WDT_MR_WDV(0xfff) | \
144 AT91_WDT_MR_WDDIS | \
145 AT91_WDT_MR_WDD(0xfff))
146
Jean-Christophe PLAGNIOL-VILLARD1b3b7c62009-06-13 12:48:36 +0200147#endif
Simon Glass1af3c7f2020-05-10 11:40:09 -0600148#include <linux/stringify.h>
Stelian Pop8e429b32008-05-08 18:52:23 +0200149#endif
150
151/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100152#ifdef CONFIG_CMD_NAND
Tom Rini4e590942022-11-12 17:36:51 -0500153#define CFG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100154/* our ALE is AD21 */
Tom Rini4e590942022-11-12 17:36:51 -0500155#define CFG_SYS_NAND_MASK_ALE (1 << 21)
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100156/* our CLE is AD22 */
Tom Rini4e590942022-11-12 17:36:51 -0500157#define CFG_SYS_NAND_MASK_CLE (1 << 22)
158#define CFG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
159#define CFG_SYS_NAND_READY_PIN AT91_PIN_PA22
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100160#endif
Stelian Pop8e429b32008-05-08 18:52:23 +0200161
Stelian Pop8e429b32008-05-08 18:52:23 +0200162/* USB */
Tom Rini65cc0e22022-11-16 13:10:41 -0500163#define CFG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
Stelian Pop8e429b32008-05-08 18:52:23 +0200164
Stelian Pop8e429b32008-05-08 18:52:23 +0200165#endif