Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2008 Freescale Semiconductor, Inc. |
| 4 | * |
| 5 | * (C) Copyright 2000 |
| 6 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
| 10 | #include <asm/mmu.h> |
| 11 | |
| 12 | struct fsl_e_tlb_entry tlb_table[] = { |
| 13 | /* TLB 0 - for temp stack in cache */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 14 | SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 15 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 16 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 17 | SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 18 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 19 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 20 | SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 21 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 22 | 0, 0, BOOKE_PAGESZ_4K, 0), |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 23 | SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 24 | MAS3_SX|MAS3_SW|MAS3_SR, 0, |
| 25 | 0, 0, BOOKE_PAGESZ_4K, 0), |
| 26 | /* |
| 27 | * TLB 0: 64M Non-cacheable, guarded |
| 28 | * 0xfc000000 64M Covers FLASH at 0xFE800000 and 0xFF800000 |
| 29 | * Out of reset this entry is only 4K. |
| 30 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 31 | SET_TLB_ENTRY(1, CONFIG_SYS_BOOT_BLOCK, CONFIG_SYS_BOOT_BLOCK, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 32 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 33 | 0, 0, BOOKE_PAGESZ_64M, 1), |
| 34 | /* |
| 35 | * TLB 1: 1G Non-cacheable, guarded |
| 36 | * 0x80000000 1G PCIE 8,9,a,b |
| 37 | */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 38 | SET_TLB_ENTRY(1, CONFIG_SYS_PCIE_VIRT, CONFIG_SYS_PCIE_PHYS, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 39 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 40 | 0, 1, BOOKE_PAGESZ_1G, 1), |
| 41 | |
| 42 | /* |
| 43 | * TLB 2: 256M Non-cacheable, guarded |
| 44 | */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 45 | SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT, CONFIG_SYS_PCI_PHYS, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 46 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 47 | 0, 2, BOOKE_PAGESZ_256M, 1), |
| 48 | |
| 49 | /* |
| 50 | * TLB 3: 256M Non-cacheable, guarded |
| 51 | */ |
Kumar Gala | 5af0fdd | 2008-12-02 16:08:39 -0600 | [diff] [blame] | 52 | SET_TLB_ENTRY(1, CONFIG_SYS_PCI_VIRT + 0x10000000, CONFIG_SYS_PCI_PHYS + 0x10000000, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 53 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 54 | 0, 3, BOOKE_PAGESZ_256M, 1), |
| 55 | |
| 56 | /* |
| 57 | * TLB 4: 64M Non-cacheable, guarded |
| 58 | * 0xe000_0000 1M CCSRBAR |
| 59 | * 0xe100_0000 255M PCI IO range |
| 60 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 62 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
| 63 | 0, 4, BOOKE_PAGESZ_64M, 1), |
| 64 | |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 65 | /* |
Andy Fleming | ab5cda9 | 2008-07-07 18:02:08 -0500 | [diff] [blame] | 66 | * TLB 5: 64M Non-cacheable, guarded |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 67 | * 0xf8000000 64M PIXIS 0xF8000000 - 0xFBFFFFFF |
| 68 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | SET_TLB_ENTRY(1, CONFIG_SYS_LBC_NONCACHE_BASE, CONFIG_SYS_LBC_NONCACHE_BASE, |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 70 | MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, |
Andy Fleming | ab5cda9 | 2008-07-07 18:02:08 -0500 | [diff] [blame] | 71 | 0, 5, BOOKE_PAGESZ_64M, 1), |
Kumar Gala | 0f7a3dc | 2008-01-16 23:11:57 -0600 | [diff] [blame] | 72 | }; |
| 73 | |
| 74 | int num_tlb_entries = ARRAY_SIZE(tlb_table); |