Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Motorola MC5272C3 board. |
| 4 | * |
| 5 | * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de> |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 6 | */ |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 7 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | */ |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 11 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 12 | #ifndef _M5272C3_H |
| 13 | #define _M5272C3_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | * (easy to change) |
| 18 | */ |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 19 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 20 | #define CFG_SYS_UART_PORT (0) |
wdenk | 4e5ca3e | 2003-12-08 01:34:36 +0000 | [diff] [blame] | 21 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 22 | /* Configuration for environment |
| 23 | * Environment is embedded in u-boot in the second sector of the flash |
| 24 | */ |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 25 | |
angelo@sysam.it | 5296cb1 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 26 | #define LDS_BOARD_TEXT \ |
Simon Glass | 0649cd0 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 27 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 28 | env/embedded.o(.text); |
angelo@sysam.it | 5296cb1 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 29 | |
Tom Rini | 0613c36 | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 30 | #define CFG_EXTRA_ENV_SETTINGS \ |
TsiChungLiew | f28e1bd | 2007-08-15 20:32:06 -0500 | [diff] [blame] | 31 | "netdev=eth0\0" \ |
| 32 | "loadaddr=10000\0" \ |
| 33 | "u-boot=u-boot.bin\0" \ |
| 34 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 35 | "upd=run load; run prog\0" \ |
| 36 | "prog=prot off ffe00000 ffe3ffff;" \ |
| 37 | "era ffe00000 ffe3ffff;" \ |
| 38 | "cp.b ${loadaddr} ffe00000 ${filesize};"\ |
| 39 | "save\0" \ |
| 40 | "" |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 41 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 42 | #define CFG_SYS_CLK 66000000 |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 43 | |
| 44 | /* |
| 45 | * Low Level Configuration Settings |
| 46 | * (address mappings, register initial values, etc.) |
| 47 | * You should know what you are doing if you make changes here. |
| 48 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 49 | #define CFG_SYS_MBAR 0x10000000 /* Register Base Addrs */ |
| 50 | #define CFG_SYS_SCR 0x0003 |
| 51 | #define CFG_SYS_SPR 0xffff |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 52 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 53 | /*----------------------------------------------------------------------- |
| 54 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 55 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 56 | #define CFG_SYS_INIT_RAM_ADDR 0x20000000 |
| 57 | #define CFG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */ |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 58 | |
| 59 | /*----------------------------------------------------------------------- |
| 60 | * Start addresses for the final memory configuration |
| 61 | * (Set up by the startup code) |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 62 | * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 63 | */ |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 64 | #define CFG_SYS_SDRAM_BASE 0x00000000 |
| 65 | #define CFG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 66 | #define CFG_SYS_FLASH_BASE 0xffe00000 |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 67 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 68 | /* |
| 69 | * For booting Linux, the board info and command line data |
| 70 | * have to be in the first 8 MB of memory, since this is |
| 71 | * the maximum mapped by the Linux kernel during initialization ?? |
| 72 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 73 | #define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20)) |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 74 | |
TsiChung Liew | b202816 | 2008-10-21 14:19:26 +0000 | [diff] [blame] | 75 | /* |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 76 | * FLASH organization |
| 77 | */ |
TsiChung Liew | b202816 | 2008-10-21 14:19:26 +0000 | [diff] [blame] | 78 | #ifdef CONFIG_SYS_FLASH_CFI |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 79 | # define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ |
TsiChung Liew | b202816 | 2008-10-21 14:19:26 +0000 | [diff] [blame] | 80 | #endif |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 81 | |
| 82 | /*----------------------------------------------------------------------- |
| 83 | * Cache Configuration |
| 84 | */ |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 85 | |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 86 | #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 87 | CFG_SYS_INIT_RAM_SIZE - 8) |
| 88 | #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 89 | CFG_SYS_INIT_RAM_SIZE - 4) |
| 90 | #define CFG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI) |
| 91 | #define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \ |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 92 | CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \ |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 93 | CF_ACR_EN | CF_ACR_SM_ALL) |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 94 | #define CFG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \ |
TsiChung Liew | dd9f054 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 95 | CF_CACR_DISD | CF_CACR_INVI | \ |
| 96 | CF_CACR_CEIB | CF_CACR_DCM | \ |
| 97 | CF_CACR_EUSP) |
| 98 | |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 99 | /*----------------------------------------------------------------------- |
wdenk | bf9e3b3 | 2004-02-12 00:47:09 +0000 | [diff] [blame] | 100 | * Port configuration |
| 101 | */ |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 102 | #define CFG_SYS_PACNT 0x00000000 |
| 103 | #define CFG_SYS_PADDR 0x0000 |
| 104 | #define CFG_SYS_PADAT 0x0000 |
| 105 | #define CFG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */ |
| 106 | #define CFG_SYS_PBDDR 0x0000 |
| 107 | #define CFG_SYS_PBDAT 0x0000 |
| 108 | #define CFG_SYS_PDCNT 0x00000000 |
Angelo Dureghello | 7ff7b46 | 2023-02-25 23:25:26 +0100 | [diff] [blame] | 109 | |
Angelo Dureghello | 7ff7b46 | 2023-02-25 23:25:26 +0100 | [diff] [blame] | 110 | |
TsiChungLiew | f28e1bd | 2007-08-15 20:32:06 -0500 | [diff] [blame] | 111 | #endif /* _M5272C3_H */ |