blob: 72db26c7b13c3dce27901bc99f6c206869af2412 [file] [log] [blame]
Stefan Roesed96f41e2005-11-30 13:06:40 +01001/*
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +02002 * (C) Copyright 2007
3 * Thomas Waehner, TQ-System GmbH, thomas.waehner@tqs.de.
4 *
Stefan Roesed96f41e2005-11-30 13:06:40 +01005 * (C) Copyright 2005
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 *
8 * Wolfgang Denk <wd@denx.de>
9 * Copyright 2004 Freescale Semiconductor.
10 * (C) Copyright 2002,2003 Motorola,Inc.
11 * Xianghua Xiao <X.Xiao@motorola.com>
12 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31
32/*
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020033 * TQM85xx (8560/40/55/41/48) board configuration file
Stefan Roesed96f41e2005-11-30 13:06:40 +010034 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/* High Level Configuration Options */
40#define CONFIG_BOOKE 1 /* BOOKE */
41#define CONFIG_E500 1 /* BOOKE e500 family */
42#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
43
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +010044#if defined(CONFIG_TQM8548_AG) || defined(CONFIG_TQM8548_BE)
Wolfgang Grandeggerad7ee5d2009-02-11 18:38:21 +010045#define CONFIG_TQM8548
46#endif
47
Stefan Roesed96f41e2005-11-30 13:06:40 +010048#define CONFIG_PCI
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +010049#ifndef CONFIG_TQM8548_AG
Wolfgang Grandeggera3182342009-02-11 18:38:20 +010050#define CONFIG_PCI1 /* PCI/PCI-X controller */
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +010051#endif
Wolfgang Grandeggera3182342009-02-11 18:38:20 +010052#ifdef CONFIG_TQM8548
53#define CONFIG_PCIE1 /* PCI Express interface */
54#endif
55
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +020056#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
57#define CONFIG_PCIX_CHECK /* PCIX olny works at 66 MHz */
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +020058#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +020059
Stefan Roesed96f41e2005-11-30 13:06:40 +010060#define CONFIG_TSEC_ENET /* tsec ethernet support */
61
62#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
63
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +020064 /*
65 * Configuration for big NOR Flashes
66 *
67 * Define CONFIG_TQM_BIGFLASH for boards with more than 128 MiB NOR Flash.
68 * Please be aware, that this changes the whole memory map (new CCSRBAR
69 * address, etc). You have to use an adapted Linux kernel or FDT blob
70 * if this option is set.
71 */
72#undef CONFIG_TQM_BIGFLASH
73
Stefan Roesed96f41e2005-11-30 13:06:40 +010074/*
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +020075 * NAND flash support (disabled by default)
76 *
77 * Warning: NAND support will likely increase the U-Boot image size
78 * to more than 256 KB. Please adjust TEXT_BASE if necessary.
79 */
Wolfgang Grandeggerad7ee5d2009-02-11 18:38:21 +010080#ifdef CONFIG_TQM8548_BE
81#define CONFIG_NAND
82#endif
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +020083
84/*
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020085 * MPC8540 and MPC8548 don't have CPM module
Stefan Roesed96f41e2005-11-30 13:06:40 +010086 */
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +020087#if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8548)
Stefan Roesed96f41e2005-11-30 13:06:40 +010088#define CONFIG_CPM2 1 /* has CPM2 */
89#endif
90
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +020091#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Kumar Gala4d3521c2008-01-16 09:15:29 -060092
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +010093#if defined(CONFIG_TQM8548_AG) || defined(CONFIG_TQM8548_BE)
Wolfgang Grandeggerad7ee5d2009-02-11 18:38:21 +010094#define CONFIG_CAN_DRIVER /* CAN Driver support */
95#endif
Wolfgang Grandeggerd9ee8432008-06-05 13:12:05 +020096
Stefan Roesed96f41e2005-11-30 13:06:40 +010097/*
98 * sysclk for MPC85xx
99 *
100 * Two valid values are:
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200101 * 33333333
102 * 66666666
Stefan Roesed96f41e2005-11-30 13:06:40 +0100103 *
104 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
105 * is likely the desired value here, so that is now the default.
106 * The board, however, can run at 66MHz. In any event, this value
107 * must match the settings of some switches. Details can be found
108 * in the README.mpc85xxads.
109 */
110
111#ifndef CONFIG_SYS_CLK_FREQ
112#define CONFIG_SYS_CLK_FREQ 33333333
113#endif
114
115/*
116 * These can be toggled for performance analysis, otherwise use default.
117 */
118#define CONFIG_L2_CACHE /* toggle L2 cache */
119#define CONFIG_BTB /* toggle branch predition */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
124#define CONFIG_SYS_MEMTEST_START 0x00000000
125#define CONFIG_SYS_MEMTEST_END 0x10000000
Stefan Roesed96f41e2005-11-30 13:06:40 +0100126
127/*
128 * Base addresses -- Note these are effective addresses where the
129 * actual resources get mapped (not physical addresses)
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200132#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_CCSRBAR 0xA0000000 /* relocated CCSRBAR */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200134#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200136#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
138#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR + 0x8000)
141#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR + 0x9000)
142#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR + 0xa000)
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200143
Stefan Roesed96f41e2005-11-30 13:06:40 +0100144/*
145 * DDR Setup
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
148#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +0100149#ifdef CONFIG_TQM8548_AG
150#define CONFIG_VERY_BIG_RAM
151#endif
Stefan Roesed96f41e2005-11-30 13:06:40 +0100152
Kumar Gala457caec2008-08-27 01:05:35 -0500153#define CONFIG_NUM_DDR_CONTROLLERS 1
154#define CONFIG_DIMM_SLOTS_PER_CTLR 1
155#define CONFIG_CHIP_SELECTS_PER_CTRL 2
156
Stefan Roesed96f41e2005-11-30 13:06:40 +0100157#if defined(CONFIG_TQM8540) || defined(CONFIG_TQM8560)
158/* TQM8540 & 8560 need DLL-override */
159#define CONFIG_DDR_DLL /* DLL fix needed */
160#define CONFIG_DDR_DEFAULT_CL 25 /* CAS latency 2,5 */
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200161#endif /* CONFIG_TQM8540 || CONFIG_TQM8560 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100162
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200163#if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555) || \
164 defined(CONFIG_TQM8548)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100165#define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200166#endif /* CONFIG_TQM8541 || CONFIG_TQM8555 || CONFIG_TQM8548 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100167
168/*
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200169 * Old TQM85xx boards have 'M' type Spansion Flashes from the S29GLxxxM
170 * series while new boards have 'N' type Flashes from the S29GLxxxN
171 * series, which have bigger sectors: 2 x 128 instead of 2 x 64 KB.
172 */
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200173#ifdef CONFIG_TQM8548
174#define CONFIG_TQM_FLASH_N_TYPE
175#endif /* CONFIG_TQM8548 */
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200176
177/*
Stefan Roesed96f41e2005-11-30 13:06:40 +0100178 * Flash on the Local Bus
179 */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200180#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH0 0xE0000000
182#define CONFIG_SYS_FLASH1 0xC0000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200183#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH0 0xFC000000
185#define CONFIG_SYS_FLASH1 0xF8000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200186#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH1, CONFIG_SYS_FLASH0 }
Stefan Roesed96f41e2005-11-30 13:06:40 +0100188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_LBC_FLASH_BASE CONFIG_SYS_FLASH1 /* Localbus flash start */
190#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_LBC_FLASH_BASE /* start of FLASH */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100191
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200192/* Default ORx timings are for <= 41.7 MHz Local Bus Clock.
193 *
194 * Note: According to timing specifications external addr latch delay
195 * (EAD, bit #0) must be set if Local Bus Clock is > 83 MHz.
196 *
197 * For other Local Bus Clocks see following table:
198 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199 * Clock/MHz CONFIG_SYS_ORx_PRELIM
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200200 * 166 0x.....CA5
201 * 133 0x.....C85
202 * 100 0x.....C65
203 * 83 0x.....FA2
204 * 66 0x.....C82
205 * 50 0x.....C60
206 * 42 0x.....040
207 * 33 0x.....030
208 * 25 0x.....020
209 *
210 */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200211#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_BR0_PRELIM 0xE0001801 /* port size 32bit */
213#define CONFIG_SYS_OR0_PRELIM 0xE0000040 /* 512MB Flash */
214#define CONFIG_SYS_BR1_PRELIM 0xC0001801 /* port size 32bit */
215#define CONFIG_SYS_OR1_PRELIM 0xE0000040 /* 512MB Flash */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200216#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_BR0_PRELIM 0xfc001801 /* port size 32bit */
218#define CONFIG_SYS_OR0_PRELIM 0xfc000040 /* 64MB Flash */
219#define CONFIG_SYS_BR1_PRELIM 0xf8001801 /* port size 32bit */
220#define CONFIG_SYS_OR1_PRELIM 0xfc000040 /* 64MB Flash */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200221#endif /* CONFIG_TQM_BIGFLASH */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200224#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
226#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
227#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* speed up output to Flash */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
230#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
231#undef CONFIG_SYS_FLASH_CHECKSUM
232#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
233#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100234
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100236
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200237/*
238 * Note: when changing the Local Bus clock divider you have to
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239 * change the timing values in CONFIG_SYS_ORx_PRELIM.
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200240 *
241 * LCRR[00:03] CLKDIV: System (CCB) clock divider. Valid values are 2, 4, 8.
242 * LCRR[16:17] EADC : External address delay cycles. It should be set to 2
243 * for Local Bus Clock > 83.3 MHz.
244 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200245#define CONFIG_SYS_LBC_LCRR 0x00030008 /* LB clock ratio reg */
246#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
247#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
248#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
Stefan Roesed96f41e2005-11-30 13:06:40 +0100249
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_INIT_RAM_LOCK 1
251#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_CCSRBAR \
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200252 + 0x04010000) /* Initial RAM address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End used area in RAM */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100254
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
256#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
257#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesed96f41e2005-11-30 13:06:40 +0100258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_MONITOR_LEN (~TEXT_BASE + 1)/* Reserved for Monitor */
260#define CONFIG_SYS_MALLOC_LEN (384 * 1024) /* Reserved for malloc */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100261
262/* Serial Port */
263#if defined(CONFIG_TQM8560)
264
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200265#define CONFIG_CONS_ON_SCC /* define if console on SCC */
266#undef CONFIG_CONS_NONE /* define if console on something else */
267#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100268
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200269#else /* !CONFIG_TQM8560 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100270
271#define CONFIG_CONS_INDEX 1
272#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_NS16550
274#define CONFIG_SYS_NS16550_SERIAL
275#define CONFIG_SYS_NS16550_REG_SIZE 1
276#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100277
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
279#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100280
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200281/* PS/2 Keyboard */
282#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
283#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
284#define CONFIG_PS2SERIAL 2 /* .. on DUART2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285#define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
Wolfgang Denkbc8bb6d2006-06-16 16:40:54 +0200286#define CONFIG_BOARD_EARLY_INIT_R 1
287
Wolfgang Denk966083e2006-07-21 15:24:56 +0200288#endif /* CONFIG_TQM8560 */
289
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200290#define CONFIG_BAUDRATE 115200
Wolfgang Denk966083e2006-07-21 15:24:56 +0200291
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_BAUDRATE_TABLE \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200293 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Wolfgang Denk966083e2006-07-21 15:24:56 +0200294
Wolfgang Denk2751a952006-10-28 02:29:14 +0200295#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
297#ifdef CONFIG_SYS_HUSH_PARSER
298#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Stefan Roesed96f41e2005-11-30 13:06:40 +0100299#endif
300
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200301/* pass open firmware flat tree */
302#define CONFIG_OF_LIBFDT 1
303#define CONFIG_OF_BOARD_SETUP 1
304#define CONFIG_OF_STDOUT_VIA_ALIAS 1
305
Wolfgang Grandeggerd9ee8432008-06-05 13:12:05 +0200306/* CAN */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_CAN_BASE (CONFIG_SYS_CCSRBAR \
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200308 + 0x03000000) /* CAN base address */
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200309#ifdef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 KiB address mask */
311#define CONFIG_SYS_OR2_CAN (CONFIG_SYS_CAN_OR_AM | OR_UPM_BI)
312#define CONFIG_SYS_BR2_CAN ((CONFIG_SYS_CAN_BASE & BR_BA) | \
Wolfgang Grandeggerd9ee8432008-06-05 13:12:05 +0200313 BR_PS_8 | BR_MS_UPMC | BR_V)
314#endif /* CONFIG_CAN_DRIVER */
315
Jon Loeliger20476722006-10-20 15:50:15 -0500316/*
317 * I2C
318 */
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200319#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100320#define CONFIG_HARD_I2C /* I2C with hardware support */
321#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
323#define CONFIG_SYS_I2C_SLAVE 0x7F
324#define CONFIG_SYS_I2C_NOPROBES {0x48} /* Don't probe these addrs */
325#define CONFIG_SYS_I2C_OFFSET 0x3000
Stefan Roesed96f41e2005-11-30 13:06:40 +0100326
327/* I2C RTC */
328#define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100330
331/* I2C EEPROM */
332/*
333 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
334 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
336#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
337#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
338#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
339#define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100340
341/* I2C SYSMON (LM75) */
342#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
343#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_DTT_MAX_TEMP 70
345#define CONFIG_SYS_DTT_LOW_TEMP -30
346#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roesed96f41e2005-11-30 13:06:40 +0100347
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200348#ifndef CONFIG_PCIE1
Stefan Roesed96f41e2005-11-30 13:06:40 +0100349/* RapidIO MMU */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200350#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_RIO_MEM_BASE 0xb0000000 /* base address */
352#define CONFIG_SYS_RIO_MEM_SIZE 0x10000000 /* 256M */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200353#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_RIO_MEM_BASE 0xc0000000 /* base address */
355#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200356#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200358#endif /* CONFIG_PCIE1 */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100359
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200360/* NAND FLASH */
361#ifdef CONFIG_NAND
362
Jean-Christophe PLAGNIOL-VILLARDcc4a0ce2008-08-13 01:40:43 +0200363#undef CONFIG_NAND_LEGACY
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200364
365#define CONFIG_NAND_FSL_UPM 1
366
367#define CONFIG_MTD_NAND_ECC_JFFS2 1 /* use JFFS2 ECC */
368
369/* address distance between chip selects */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_NAND_SELECT_DEVICE 1
371#define CONFIG_SYS_NAND_CS_DIST 0x200
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200372
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_NAND_SIZE 0x8000
374#define CONFIG_SYS_NAND0_BASE (CONFIG_SYS_CCSRBAR + 0x03010000)
375#define CONFIG_SYS_NAND1_BASE (CONFIG_SYS_NAND0_BASE + CONFIG_SYS_NAND_CS_DIST)
376#define CONFIG_SYS_NAND2_BASE (CONFIG_SYS_NAND1_BASE + CONFIG_SYS_NAND_CS_DIST)
377#define CONFIG_SYS_NAND3_BASE (CONFIG_SYS_NAND2_BASE + CONFIG_SYS_NAND_CS_DIST)
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200378
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#if (CONFIG_SYS_MAX_NAND_DEVICE == 1)
382#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
383#elif (CONFIG_SYS_MAX_NAND_DEVICE == 2)
384#define CONFIG_SYS_NAND_QUIET_TEST 1
385#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
386 CONFIG_SYS_NAND1_BASE, \
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200387}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#elif (CONFIG_SYS_MAX_NAND_DEVICE == 4)
389#define CONFIG_SYS_NAND_QUIET_TEST 1
390#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE, \
391 CONFIG_SYS_NAND1_BASE, \
392 CONFIG_SYS_NAND2_BASE, \
393 CONFIG_SYS_NAND3_BASE, \
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200394}
395#endif
396
397/* CS3 for NAND Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_NAND0_BASE & BR_BA) | BR_PS_8 | \
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200399 BR_MS_UPMB | BR_V)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_NAND_SIZE) | OR_UPM_BI)
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200401
402#define NAND_BIG_DELAY_US 25 /* max tR for Samsung devices */
403
404#endif /* CONFIG_NAND */
405
Stefan Roesed96f41e2005-11-30 13:06:40 +0100406/*
407 * General PCI
408 * Addresses are mapped 1-1.
409 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
411#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
412#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
413#define CONFIG_SYS_PCI1_IO_BASE (CONFIG_SYS_CCSRBAR + 0x02000000)
414#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
415#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100416
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200417#ifdef CONFIG_PCIE1
418/*
419 * General PCI express
420 * Addresses are mapped 1-1.
421 */
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200422#ifdef CONFIG_TQM_BIGFLASH
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200423#define CONFIG_SYS_PCIE1_MEM_BASE 0xb0000000
424#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 512M */
425#define CONFIG_SYS_PCIE1_IO_BASE 0xaf000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200426#else /* !CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_PCIE1_MEM_BASE 0xc0000000
428#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
429#define CONFIG_SYS_PCIE1_IO_BASE 0xef000000
Wolfgang Grandeggere8cc3f02008-06-05 13:12:10 +0200430#endif /* CONFIG_TQM_BIGFLASH */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200431#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BASE
432#define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BASE
433#define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */
Wolfgang Grandeggerb9e80782008-06-05 13:12:08 +0200434#endif /* CONFIG_PCIE1 */
435
Stefan Roesed96f41e2005-11-30 13:06:40 +0100436#if defined(CONFIG_PCI)
437
438#define CONFIG_PCI_PNP /* do pci plug-and-play */
439
440#define CONFIG_EEPRO100
441#undef CONFIG_TULIP
442
443#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100445
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200446#endif /* CONFIG_PCI */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100447
448#define CONFIG_NET_MULTI 1
449
450#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips255a35772007-05-16 16:52:19 -0500451#define CONFIG_TSEC1 1
452#define CONFIG_TSEC1_NAME "TSEC0"
453#define CONFIG_TSEC2 1
454#define CONFIG_TSEC2_NAME "TSEC1"
Stefan Roesed96f41e2005-11-30 13:06:40 +0100455#define TSEC1_PHY_ADDR 2
456#define TSEC2_PHY_ADDR 1
457#define TSEC1_PHYIDX 0
458#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500459#define TSEC1_FLAGS TSEC_GIGABIT
460#define TSEC2_FLAGS TSEC_GIGABIT
Stefan Roesed96f41e2005-11-30 13:06:40 +0100461#define FEC_PHY_ADDR 3
462#define FEC_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500463#define FEC_FLAGS 0
Andy Fleming10327dc2007-08-16 16:35:02 -0500464#define CONFIG_HAS_ETH0
Stefan Roesed96f41e2005-11-30 13:06:40 +0100465#define CONFIG_HAS_ETH1
466#define CONFIG_HAS_ETH2
467
Wolfgang Grandegger1287e0c2008-06-05 13:12:07 +0200468#ifdef CONFIG_TQM8548
469/*
470 * TQM8548 has 4 ethernet ports. 4 ETSEC's.
471 *
472 * On the STK85xx Starterkit the ETSEC3/4 ports are on an
473 * additional adapter (AIO) between module and Starterkit.
474 */
475#define CONFIG_TSEC3 1
476#define CONFIG_TSEC3_NAME "TSEC2"
477#define CONFIG_TSEC4 1
478#define CONFIG_TSEC4_NAME "TSEC3"
479#define TSEC3_PHY_ADDR 4
480#define TSEC4_PHY_ADDR 5
481#define TSEC3_PHYIDX 0
482#define TSEC4_PHYIDX 0
483#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
484#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
485#define CONFIG_HAS_ETH3
486#define CONFIG_HAS_ETH4
487#endif /* CONFIG_TQM8548 */
488
Stefan Roesed96f41e2005-11-30 13:06:40 +0100489/* Options are TSEC[0-1], FEC */
490#define CONFIG_ETHPRIME "TSEC0"
491
492#if defined(CONFIG_TQM8540)
493/*
494 * TQM8540 has 3 ethernet ports. 2 TSEC's and one FEC.
495 * The FEC port is connected on the same signals as the FCC3 port
496 * of the TQM8560 to the baseboard (STK85xx Starterkit).
497 *
498 * On the STK85xx Starterkit the X47/X50 jumper has to be set to
499 * a - d (X50.2 - 3) to enable the FEC port.
500 */
501#define CONFIG_MPC85XX_FEC 1
502#define CONFIG_MPC85XX_FEC_NAME "FEC"
503#endif
504
505#if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
506/*
507 * TQM8541/55 have 4 ethernet ports. 2 TSEC's and 2 FCC's. Only one FCC port
508 * can be used at once, since only one FCC port is available on the STK85xx
509 * Starterkit.
510 *
511 * To use this port you have to configure U-Boot to use the FCC port 1...2
512 * and set the X47/X50 jumper to:
513 * FCC1: a - b (X47.2 - X50.2)
514 * FCC2: a - c (X50.2 - 1)
515 */
516#define CONFIG_ETHER_ON_FCC
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200517#define CONFIG_ETHER_INDEX 1 /* FCC channel for ethernet */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100518#endif
519
520#if defined(CONFIG_TQM8560)
521/*
522 * TQM8560 has 5 ethernet ports. 2 TSEC's and 3 FCC's. Only one FCC port
523 * can be used at once, since only one FCC port is available on the STK85xx
524 * Starterkit.
525 *
526 * To use this port you have to configure U-Boot to use the FCC port 1...3
527 * and set the X47/X50 jumper to:
528 * FCC1: a - b (X47.2 - X50.2)
529 * FCC2: a - c (X50.2 - 1)
530 * FCC3: a - d (X50.2 - 3)
531 */
532#define CONFIG_ETHER_ON_FCC
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200533#define CONFIG_ETHER_INDEX 3 /* FCC channel for ethernet */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100534#endif
535
536#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
537#define CONFIG_ETHER_ON_FCC1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200538#define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200539 CMXFCR_TF1CS_MSK)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
541#define CONFIG_SYS_CPMFCR_RAMTYPE 0
542#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100543#endif
544
545#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
546#define CONFIG_ETHER_ON_FCC2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200547#define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200548 CMXFCR_TF2CS_MSK)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200549#define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK16 | CMXFCR_TF2CS_CLK13)
550#define CONFIG_SYS_CPMFCR_RAMTYPE 0
551#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100552#endif
553
554#if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3)
555#define CONFIG_ETHER_ON_FCC3
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200556#define CONFIG_SYS_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | \
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200557 CMXFCR_TF3CS_MSK)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200558#define CONFIG_SYS_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
559#define CONFIG_SYS_CPMFCR_RAMTYPE 0
560#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100561#endif
562
563/*
564 * Environment
565 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200566#define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200567
568#ifdef CONFIG_TQM_FLASH_N_TYPE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200569#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K (one sector) for env */
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200570#else /* !CONFIG_TQM_FLASH_N_TYPE */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200571#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
Wolfgang Grandegger46346f22008-06-05 13:12:02 +0200572#endif /* CONFIG_TQM_FLASH_N_TYPE */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200573#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200574#define CONFIG_ENV_SIZE 0x2000
575#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
576#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100577
578#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200579#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100580
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200581#define CONFIG_TIMESTAMP /* Print image info with ts */
Jon Loeliger2835e512007-06-13 13:22:08 -0500582
583/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500584 * BOOTP options
585 */
586#define CONFIG_BOOTP_BOOTFILESIZE
587#define CONFIG_BOOTP_BOOTPATH
588#define CONFIG_BOOTP_GATEWAY
589#define CONFIG_BOOTP_HOSTNAME
590
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200591#ifdef CONFIG_NAND
592/*
593 * Use NAND-FLash as JFFS2 device
594 */
595#define CONFIG_CMD_NAND
596#define CONFIG_CMD_JFFS2
597
598#define CONFIG_JFFS2_NAND 1
599
Stefan Roese68d7d652009-03-19 13:30:36 +0100600#ifdef CONFIG_CMD_MTDPARTS
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200601#define MTDIDS_DEFAULT "nand0=TQM85xx-nand"
602#define MTDPARTS_DEFAULT "mtdparts=TQM85xx-nand:-"
603#else
604#define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
605#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
606#define CONFIG_JFFS2_PART_SIZE 0x200000 /* size of jffs2 partition */
Stefan Roese68d7d652009-03-19 13:30:36 +0100607#endif /* CONFIG_CMD_MTDPARTS */
Wolfgang Grandegger1c2deff2008-06-05 13:12:09 +0200608
609#endif /* CONFIG_NAND */
610
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500611/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500612 * Command line configuration.
613 */
614#include <config_cmd_default.h>
615
616#define CONFIG_CMD_PING
617#define CONFIG_CMD_I2C
618#define CONFIG_CMD_DHCP
619#define CONFIG_CMD_NFS
620#define CONFIG_CMD_SNTP
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +0100621#ifndef CONFIG_TQM8548_AG
Jon Loeliger2835e512007-06-13 13:22:08 -0500622#define CONFIG_CMD_DATE
Wolfgang Grandeggera865bcd2009-02-11 18:38:22 +0100623#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500624#define CONFIG_CMD_EEPROM
625#define CONFIG_CMD_DTT
626#define CONFIG_CMD_MII
627
Stefan Roesed96f41e2005-11-30 13:06:40 +0100628#if defined(CONFIG_PCI)
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200629#define CONFIG_CMD_PCI
Stefan Roesed96f41e2005-11-30 13:06:40 +0100630#endif
631
Stefan Roesed96f41e2005-11-30 13:06:40 +0100632#undef CONFIG_WATCHDOG /* watchdog disabled */
633
634/*
635 * Miscellaneous configurable options
636 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200637#define CONFIG_SYS_LONGHELP /* undef to save memory */
638#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
639#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100640
Jon Loeliger2835e512007-06-13 13:22:08 -0500641#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200642#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100643#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200644#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100645#endif
646
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200647#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
648 sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buf Size */
649#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
650#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
651#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100652
653/*
654 * For booting Linux, the board info and command line data
655 * have to be in the first 8 MB of memory, since this is
656 * the maximum mapped by the Linux kernel during initialization.
657 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200658#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roesed96f41e2005-11-30 13:06:40 +0100659
Stefan Roesed96f41e2005-11-30 13:06:40 +0100660/*
661 * Internal Definitions
662 *
663 * Boot Flags
664 */
665#define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
666#define BOOTFLAG_WARM 0x02 /* Software reboot */
667
Jon Loeliger2835e512007-06-13 13:22:08 -0500668#if defined(CONFIG_CMD_KGDB)
Stefan Roesed96f41e2005-11-30 13:06:40 +0100669#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
670#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
671#endif
672
Stefan Roesed96f41e2005-11-30 13:06:40 +0100673#define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
674
675#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
676
677#define CONFIG_PREBOOT "echo;" \
Wolfgang Denkd8519dc2006-08-11 17:33:42 +0200678 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100679 "echo"
680
681#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
682
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200683
684/*
685 * Setup some board specific values for the default environment variables
686 */
687#ifdef CONFIG_CPM2
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200688#define CONFIG_ENV_CONSDEV "consdev=ttyCPM0\0"
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200689#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200690#define CONFIG_ENV_CONSDEV "consdev=ttyS0\0"
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200691#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200692#define CONFIG_ENV_FDT_FILE "fdt_file="MK_STR(CONFIG_HOSTNAME)"/" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200693 MK_STR(CONFIG_HOSTNAME)".dtb\0"
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200694#define CONFIG_ENV_BOOTFILE "bootfile="MK_STR(CONFIG_HOSTNAME)"/uImage\0"
695#define CONFIG_ENV_UBOOT "uboot="MK_STR(CONFIG_HOSTNAME)"/u-boot.bin\0" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200696 "uboot_addr="MK_STR(TEXT_BASE)"\0"
697
Stefan Roesed96f41e2005-11-30 13:06:40 +0100698#define CONFIG_EXTRA_ENV_SETTINGS \
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200699 CONFIG_ENV_BOOTFILE \
700 CONFIG_ENV_FDT_FILE \
701 CONFIG_ENV_CONSDEV \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100702 "netdev=eth0\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100703 "nfsargs=setenv bootargs root=/dev/nfs rw " \
704 "nfsroot=$serverip:$rootpath\0" \
705 "ramargs=setenv bootargs root=/dev/ram rw\0" \
706 "addip=setenv bootargs $bootargs " \
707 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
708 ":$hostname:$netdev:off panic=1\0" \
709 "addcons=setenv bootargs $bootargs " \
710 "console=$consdev,$baudrate\0" \
711 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200712 "bootm $kernel_addr - $fdt_addr\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100713 "flash_self=run ramargs addip addcons;" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200714 "bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
715 "net_nfs=tftp $kernel_addr_r $bootfile;" \
716 "tftp $fdt_addr_r $fdt_file;" \
717 "run nfsargs addip addcons;" \
718 "bootm $kernel_addr_r - $fdt_addr_r\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100719 "rootpath=/opt/eldk/ppc_85xx\0" \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200720 "fdt_addr_r=900000\0" \
721 "kernel_addr_r=1000000\0" \
722 "fdt_addr=ffec0000\0" \
723 "kernel_addr=ffd00000\0" \
724 "ramdisk_addr=ff800000\0" \
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200725 CONFIG_ENV_UBOOT \
Wolfgang Grandegger25991352008-06-05 13:12:06 +0200726 "load=tftp 100000 $uboot\0" \
727 "update=protect off $uboot_addr +$filesize;" \
728 "erase $uboot_addr +$filesize;" \
729 "cp.b 100000 $uboot_addr $filesize;" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100730 "setenv filesize;saveenv\0" \
Detlev Zundeld8ab58b2008-03-06 16:45:53 +0100731 "upd=run load update\0" \
Stefan Roesed96f41e2005-11-30 13:06:40 +0100732 ""
733#define CONFIG_BOOTCOMMAND "run flash_self"
734
Wolfgang Grandeggerb99ba162008-06-05 13:12:00 +0200735#endif /* __CONFIG_H */