blob: 32e3664265870b98852f64b1696ab20ae0a7fb00 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellcba69ee2014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbellcba69ee2014-05-05 11:52:26 +010010 */
11
12#include <common.h>
Simon Glass9edefc22019-11-14 12:57:37 -070013#include <cpu_func.h>
Simon Glass691d7192020-05-10 11:40:02 -060014#include <init.h>
Daniel Kochmańskia1514032015-05-29 16:55:42 +020015#include <mmc.h>
Hans de Goede66203772014-06-13 22:55:49 +020016#include <i2c.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010017#include <serial.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010018#include <spl.h>
Simon Glass90526e92020-05-10 11:39:56 -060019#include <asm/cache.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010020#include <asm/gpio.h>
21#include <asm/io.h>
22#include <asm/arch/clock.h>
23#include <asm/arch/gpio.h>
Bernhard Nortmannaf654d12015-09-17 18:52:52 +020024#include <asm/arch/spl.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010025#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
Chen-Yu Tsai92369842015-08-25 10:49:19 +080027#include <asm/arch/tzpc.h>
Daniel Kochmańskia1514032015-05-29 16:55:42 +020028#include <asm/arch/mmc.h>
Ian Campbellcba69ee2014-05-05 11:52:26 +010029
Ian Campbell799aff32014-07-06 20:03:20 +010030#include <linux/compiler.h>
31
Simon Glass942cb0b2015-02-07 10:47:30 -070032struct fel_stash {
33 uint32_t sp;
34 uint32_t lr;
Siarhei Siamashka840fe952015-02-16 10:23:59 +020035 uint32_t cpsr;
36 uint32_t sctlr;
37 uint32_t vbar;
38 uint32_t cr;
Simon Glass942cb0b2015-02-07 10:47:30 -070039};
40
41struct fel_stash fel_stash __attribute__((section(".data")));
42
Andre Przywarace6912e2017-02-16 01:20:24 +000043#ifdef CONFIG_ARM64
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020044#include <asm/armv8/mmu.h>
45
46static struct mm_region sunxi_mem_map[] = {
47 {
48 /* SRAM, MMIO regions */
York Suncd4b0c52016-06-24 16:46:22 -070049 .virt = 0x0UL,
50 .phys = 0x0UL,
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020051 .size = 0x40000000UL,
52 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53 PTE_BLOCK_NON_SHARE
54 }, {
55 /* RAM */
York Suncd4b0c52016-06-24 16:46:22 -070056 .virt = 0x40000000UL,
57 .phys = 0x40000000UL,
Icenowy Zheng70091342018-10-25 17:23:05 +080058 .size = 0xC0000000UL,
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +020059 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60 PTE_BLOCK_INNER_SHARE
61 }, {
62 /* List terminator */
63 0,
64 }
65};
66struct mm_region *mem_map = sunxi_mem_map;
67#endif
68
Simon Glassf6309742014-12-23 12:04:52 -070069static int gpio_init(void)
Ian Campbellcba69ee2014-05-05 11:52:26 +010070{
Icenowy Zheng5f19c932019-04-24 13:44:12 +080071 __maybe_unused uint val;
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080072#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080073#if defined(CONFIG_MACH_SUN4I) || \
74 defined(CONFIG_MACH_SUN7I) || \
75 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080076 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
77 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
78 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
79#endif
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080080#if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsai6ad8c742015-06-23 19:57:23 +080081 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
82 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowski487b3272015-03-22 18:12:22 +010083#else
Chen-Yu Tsai6ad8c742015-06-23 19:57:23 +080084 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
85 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowski487b3272015-03-22 18:12:22 +010086#endif
Chen-Yu Tsaiff2b47f2014-10-22 16:47:42 +080087 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Chen-Yu Tsai379feba2016-11-30 14:57:32 +080088#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
89 defined(CONFIG_MACH_SUN7I) || \
90 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowski487b3272015-03-22 18:12:22 +010091 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
92 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +080093 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +010094#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +010095 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
96 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +080097 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +010098#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +010099 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
100 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripard77115392014-10-03 20:16:28 +0800101 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsaie5068892015-06-23 19:57:25 +0800102#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
103 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
104 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
105 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara7b82a222017-02-16 01:20:27 +0000106#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuske1c27b7d2015-11-17 15:12:58 +0100107 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
108 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
109 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashkad96ebc42016-03-29 17:29:10 +0200110#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
111 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
112 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
113 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zheng7f51a402018-07-21 16:20:28 +0800114#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
115 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
116 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
117 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekard5a33572015-11-29 01:07:20 +0800118#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
119 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
120 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
121 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zhengc1994892017-04-08 15:30:12 +0800122#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
123 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
124 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
125 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede1871a8c2015-01-13 19:25:06 +0100126#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
127 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
128 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
129 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100130#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100131 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
132 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsaiea520942014-10-03 20:16:21 +0800133 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti5cd83b112015-05-05 17:02:00 -0700134#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
135 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
136 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
137 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbelled41e622014-10-24 21:20:47 +0100138#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowski487b3272015-03-22 18:12:22 +0100139 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
140 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsaic757a502014-10-22 16:47:47 +0800141 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goedef84269c2014-06-09 11:36:58 +0200142#else
143#error Unsupported console port number. Please fix pin mux settings in board.c
144#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100145
Icenowy Zheng5f19c932019-04-24 13:44:12 +0800146#ifdef CONFIG_MACH_SUN50I_H6
147 /* Update PIO power bias configuration by copy hardware detected value */
148 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
149 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
150 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
151 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
152#endif
153
Ian Campbellcba69ee2014-05-05 11:52:26 +0100154 return 0;
155}
156
Andre Przywaraeb77f5c2017-01-02 11:48:45 +0000157#if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
Simon Glass2a2ee2a2016-09-24 18:20:13 -0600158static int spl_board_load_image(struct spl_image_info *spl_image,
159 struct spl_boot_device *bootdev)
Simon Glass942cb0b2015-02-07 10:47:30 -0700160{
161 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
162 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov36afd452015-11-08 17:11:49 +0200163
164 return 0;
Simon Glass942cb0b2015-02-07 10:47:30 -0700165}
Simon Glassebc4ef62016-11-30 15:30:50 -0700166SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glass97d9df02016-09-24 18:20:12 -0600167#endif
Simon Glass942cb0b2015-02-07 10:47:30 -0700168
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100169void s_init(void)
Simon Glassf6309742014-12-23 12:04:52 -0700170{
Hans de Goede583fede2016-03-04 10:57:34 +0100171 /*
172 * Undocumented magic taken from boot0, without this DRAM
173 * access gets messed up (seems cache related).
174 * The boot0 sources describe this as: "config ema for cache sram"
175 */
176#if defined CONFIG_MACH_SUN6I
Simon Glassf6309742014-12-23 12:04:52 -0700177 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goede5f8afd72016-03-24 22:37:08 +0100178#elif defined CONFIG_MACH_SUN8I
179 __maybe_unused uint version;
Hans de Goede583fede2016-03-04 10:57:34 +0100180
181 /* Unlock sram version info reg, read it, relock */
182 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goede5f8afd72016-03-24 22:37:08 +0100183 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goede583fede2016-03-04 10:57:34 +0100184 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
185
Hans de Goede5f8afd72016-03-24 22:37:08 +0100186 /*
187 * Ideally this would be a switch case, but we do not know exactly
188 * which versions there are and which version needs which settings,
189 * so reproduce the per SoC code from the BSP.
190 */
191#if defined CONFIG_MACH_SUN8I_A23
192 if (version == 0x1650)
Hans de Goede583fede2016-03-04 10:57:34 +0100193 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
194 else /* 0x1661 ? */
195 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goede5f8afd72016-03-24 22:37:08 +0100196#elif defined CONFIG_MACH_SUN8I_A33
197 if (version != 0x1667)
198 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
199#endif
200 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
201 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glassf6309742014-12-23 12:04:52 -0700202#endif
Hans de Goede583fede2016-03-04 10:57:34 +0100203
Andre Przywara85db5832017-02-16 01:20:21 +0000204#if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
Simon Glassf6309742014-12-23 12:04:52 -0700205 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
206 asm volatile(
207 "mrc p15, 0, r0, c1, c0, 1\n"
208 "orr r0, r0, #1 << 6\n"
Andre Przywara1afd0f62017-02-16 01:20:18 +0000209 "mcr p15, 0, r0, c1, c0, 1\n"
210 ::: "r0");
Simon Glassf6309742014-12-23 12:04:52 -0700211#endif
Chen-Yu Tsai58236642016-01-06 15:13:06 +0800212#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
213 /* Enable non-secure access to some peripherals */
Chen-Yu Tsai92369842015-08-25 10:49:19 +0800214 tzpc_init();
215#endif
Simon Glassf6309742014-12-23 12:04:52 -0700216
217 clock_init();
218 timer_init();
219 gpio_init();
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200220#ifndef CONFIG_DM_I2C
Simon Glassf6309742014-12-23 12:04:52 -0700221 i2c_init_board();
Jernej Skrabeca8f01cc2017-04-27 00:03:36 +0200222#endif
Hans de Goedefc8991c2016-03-17 13:53:03 +0100223 eth_init_board();
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100224}
Simon Glassf6309742014-12-23 12:04:52 -0700225
Andre Przywaraee98d762020-01-10 01:47:31 +0000226#define SUNXI_INVALID_BOOT_SOURCE -1
227
228static int sunxi_get_boot_source(void)
229{
230 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
231 return SUNXI_INVALID_BOOT_SOURCE;
232
233 return readb(SPL_ADDR + 0x28);
234}
235
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100236/* The sunxi internal brom will try to loader external bootloader
237 * from mmc0, nand flash, mmc2.
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100238 */
Maxime Ripard88290762017-08-23 10:06:30 +0200239uint32_t sunxi_get_boot_device(void)
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100240{
Andre Przywaraee98d762020-01-10 01:47:31 +0000241 int boot_source = sunxi_get_boot_source();
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200242
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200243 /*
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200244 * When booting from the SD card or NAND memory, the "eGON.BT0"
245 * signature is expected to be found in memory at the address 0x0004
246 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200247 *
248 * When booting in the FEL mode over USB, this signature is patched in
249 * memory and replaced with something else by the 'fel' tool. This other
250 * signature is selected in such a way, that it can't be present in a
251 * valid bootable SD card image (because the BROM would refuse to
252 * execute the SPL in this case).
253 *
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200254 * This checks for the signature and if it is not found returns to
255 * the FEL code in the BROM to wait and receive the main u-boot
256 * binary over USB. If it is found, it determines where SPL was
257 * read from.
Siarhei Siamashka840fe952015-02-16 10:23:59 +0200258 */
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200259 switch (boot_source) {
Andre Przywaraee98d762020-01-10 01:47:31 +0000260 case SUNXI_INVALID_BOOT_SOURCE:
261 return BOOT_DEVICE_BOARD;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200262 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara067e0b92018-12-16 02:04:58 +0000263 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200264 return BOOT_DEVICE_MMC1;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200265 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200266 return BOOT_DEVICE_NAND;
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200267 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara067e0b92018-12-16 02:04:58 +0000268 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200269 return BOOT_DEVICE_MMC2;
270 case SUNXI_BOOTED_FROM_SPI:
271 return BOOT_DEVICE_SPI;
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200272 }
273
Hans de Goedeef36d9a2016-07-09 15:31:47 +0200274 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskia1514032015-05-29 16:55:42 +0200275 return -1; /* Never reached */
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100276}
277
Maxime Ripard88290762017-08-23 10:06:30 +0200278#ifdef CONFIG_SPL_BUILD
Andre Przywara7c841d82020-01-10 01:47:32 +0000279/*
280 * The eGON SPL image can be located at 8KB or at 128KB into an SD card or
281 * an eMMC device. The boot source has bit 4 set in the latter case.
282 * By adding 120KB to the normal offset when booting from a "high" location
283 * we can support both cases.
284 */
285unsigned long spl_mmc_get_uboot_raw_sector(struct mmc *mmc)
286{
287 unsigned long sector = CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR;
288
289 switch (sunxi_get_boot_source()) {
290 case SUNXI_BOOTED_FROM_MMC0_HIGH:
291 case SUNXI_BOOTED_FROM_MMC2_HIGH:
292 sector += (128 - 8) * 2;
293 break;
294 }
295
296 return sector;
297}
298
Maxime Ripard88290762017-08-23 10:06:30 +0200299u32 spl_boot_device(void)
300{
301 return sunxi_get_boot_device();
302}
303
Hans de Goedeb56f6e22015-01-21 16:24:05 +0100304void board_init_f(ulong dummy)
305{
Hans de Goede6d0bdfd2015-09-13 12:31:24 +0200306 spl_init();
Simon Glassf6309742014-12-23 12:04:52 -0700307 preloader_console_init();
308
309#ifdef CONFIG_SPL_I2C_SUPPORT
310 /* Needed early by sunxi_board_init if PMU is enabled */
311 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
312#endif
313 sunxi_board_init();
Simon Glassf6309742014-12-23 12:04:52 -0700314}
315#endif
316
Ian Campbellcba69ee2014-05-05 11:52:26 +0100317void reset_cpu(ulong addr)
318{
Chen-Yu Tsai6c7ae2b2016-11-30 16:27:14 +0800319#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goedec7e79de2014-06-09 11:36:56 +0200320 static const struct sunxi_wdog *wdog =
321 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
322
323 /* Set the watchdog for its shortest interval (.5s) and wait */
324 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
325 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeae5de5a2014-06-13 22:55:52 +0200326
327 while (1) {
328 /* sun5i sometimes gets stuck without this */
329 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
330 }
Icenowy Zheng10196c92018-07-21 16:20:27 +0800331#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_MACH_SUN50I_H6)
Clément Péron26f8e0d2019-04-17 19:41:05 +0200332#if defined(CONFIG_MACH_SUN50I_H6)
333 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800334 static const struct sunxi_wdog *wdog =
Clément Péron26f8e0d2019-04-17 19:41:05 +0200335 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
336#else
337 static const struct sunxi_wdog *wdog =
338 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
339#endif
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800340 /* Set the watchdog for its shortest interval (.5s) and wait */
341 writel(WDT_CFG_RESET, &wdog->cfg);
342 writel(WDT_MODE_EN, &wdog->mode);
343 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefc175432015-06-14 16:53:15 +0200344 while (1) { }
Chen-Yu Tsai78c396a2014-10-04 20:37:28 +0800345#endif
Ian Campbellcba69ee2014-05-05 11:52:26 +0100346}
347
Trevor Woerner10015022019-05-03 09:41:00 -0400348#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbellcba69ee2014-05-05 11:52:26 +0100349void enable_caches(void)
350{
351 /* Enable D-cache. I-cache is already enabled in start.S */
352 dcache_enable();
353}
354#endif