blob: 1cebb0322efb9b07249aa44e8115b537c0e89571 [file] [log] [blame]
Bin Meng2fab2e92018-09-26 06:55:14 -07001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018, Bin Meng <bmeng.cn@gmail.com>
4 */
5
6#include <common.h>
Bin Meng39cad5b2018-12-12 06:12:34 -08007#include <cpu.h>
Bin Mengaef59e52018-12-12 06:12:38 -08008#include <dm.h>
Simon Glass691d7192020-05-10 11:40:02 -06009#include <init.h>
Bin Meng39cad5b2018-12-12 06:12:34 -080010#include <log.h>
Bin Meng485e8222018-12-12 06:12:40 -080011#include <asm/encoding.h>
Bin Mengaef59e52018-12-12 06:12:38 -080012#include <dm/uclass-internal.h>
Bin Meng2fab2e92018-09-26 06:55:14 -070013
Lukas Auer5d8b2e72018-11-22 11:26:29 +010014/*
Lukas Auer3dea63c2019-03-17 19:28:37 +010015 * The variables here must be stored in the data section since they are used
Lukas Auer5d8b2e72018-11-22 11:26:29 +010016 * before the bss section is available.
17 */
Rick Chenf9281b82019-04-30 13:49:35 +080018#ifdef CONFIG_OF_PRIOR_STAGE
Lukas Auer5d8b2e72018-11-22 11:26:29 +010019phys_addr_t prior_stage_fdt_address __attribute__((section(".data")));
Rick Chenf9281b82019-04-30 13:49:35 +080020#endif
Rick Chenbdce3892019-04-30 13:49:33 +080021#ifndef CONFIG_XIP
Lukas Auer3dea63c2019-03-17 19:28:37 +010022u32 hart_lottery __attribute__((section(".data"))) = 0;
23
24/*
25 * The main hart running U-Boot has acquired available_harts_lock until it has
26 * finished initialization of global data.
27 */
28u32 available_harts_lock = 1;
Rick Chenbdce3892019-04-30 13:49:33 +080029#endif
Lukas Auer5d8b2e72018-11-22 11:26:29 +010030
Bin Meng2fab2e92018-09-26 06:55:14 -070031static inline bool supports_extension(char ext)
32{
Bin Mengaef59e52018-12-12 06:12:38 -080033#ifdef CONFIG_CPU
34 struct udevice *dev;
35 char desc[32];
36
37 uclass_find_first_device(UCLASS_CPU, &dev);
38 if (!dev) {
39 debug("unable to find the RISC-V cpu device\n");
40 return false;
41 }
42 if (!cpu_get_desc(dev, desc, sizeof(desc))) {
43 /* skip the first 4 characters (rv32|rv64) */
44 if (strchr(desc + 4, ext))
45 return true;
46 }
47
48 return false;
49#else /* !CONFIG_CPU */
Lukas Auerfbfd92b2019-08-21 21:14:43 +020050#if CONFIG_IS_ENABLED(RISCV_MMODE)
Bin Meng4d2583d2019-07-10 23:43:13 -070051 return csr_read(CSR_MISA) & (1 << (ext - 'a'));
Lukas Auerfbfd92b2019-08-21 21:14:43 +020052#else /* !CONFIG_IS_ENABLED(RISCV_MMODE) */
Bin Mengaef59e52018-12-12 06:12:38 -080053#warning "There is no way to determine the available extensions in S-mode."
54#warning "Please convert your board to use the RISC-V CPU driver."
55 return false;
Lukas Auerfbfd92b2019-08-21 21:14:43 +020056#endif /* CONFIG_IS_ENABLED(RISCV_MMODE) */
Bin Mengaef59e52018-12-12 06:12:38 -080057#endif /* CONFIG_CPU */
Bin Meng2fab2e92018-09-26 06:55:14 -070058}
59
Bin Meng39cad5b2018-12-12 06:12:34 -080060static int riscv_cpu_probe(void)
61{
62#ifdef CONFIG_CPU
63 int ret;
64
65 /* probe cpus so that RISC-V timer can be bound */
66 ret = cpu_probe_all();
67 if (ret)
68 return log_msg_ret("RISC-V cpus probe failed\n", ret);
69#endif
70
71 return 0;
72}
73
74int arch_cpu_init_dm(void)
75{
Bin Meng485e8222018-12-12 06:12:40 -080076 int ret;
77
78 ret = riscv_cpu_probe();
79 if (ret)
80 return ret;
81
82 /* Enable FPU */
83 if (supports_extension('d') || supports_extension('f')) {
84 csr_set(MODE_PREFIX(status), MSTATUS_FS);
Bin Meng4d2583d2019-07-10 23:43:13 -070085 csr_write(CSR_FCSR, 0);
Bin Meng485e8222018-12-12 06:12:40 -080086 }
87
88 if (CONFIG_IS_ENABLED(RISCV_MMODE)) {
89 /*
90 * Enable perf counters for cycle, time,
91 * and instret counters only
92 */
Bin Meng4d2583d2019-07-10 23:43:13 -070093 csr_write(CSR_MCOUNTEREN, GENMASK(2, 0));
Bin Meng485e8222018-12-12 06:12:40 -080094
95 /* Disable paging */
96 if (supports_extension('s'))
Bin Meng4d2583d2019-07-10 23:43:13 -070097 csr_write(CSR_SATP, 0);
Bin Meng485e8222018-12-12 06:12:40 -080098 }
99
100 return 0;
Bin Meng39cad5b2018-12-12 06:12:34 -0800101}
102
103int arch_early_init_r(void)
104{
105 return riscv_cpu_probe();
106}