blob: aec947ab5ac1e1407b8ee056e0f5fdc1de571247 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +09002/*
3 * board/renesas/gose/gose.c
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +09006 */
7
8#include <common.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -07009#include <cpu_func.h>
Simon Glass7b51b572019-08-01 09:46:52 -060010#include <env.h>
Simon Glassdb41d652019-12-28 10:45:07 -070011#include <hang.h>
Simon Glass691d7192020-05-10 11:40:02 -060012#include <init.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090013#include <malloc.h>
Nobuhiro Iwamatsu9d86e482014-12-09 11:24:01 +090014#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060016#include <env_internal.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090017#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090020#include <linux/errno.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090021#include <asm/arch/sys_proto.h>
22#include <asm/gpio.h>
23#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090024#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsue2abab62014-11-12 11:29:39 +090025#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsuf0261242014-11-06 15:42:24 +090026#include <netdev.h>
27#include <miiphy.h>
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090028#include <i2c.h>
29#include "qos.h"
30
31DECLARE_GLOBAL_DATA_PTR;
32
33#define CLK2MHZ(clk) (clk / 1000 / 1000)
34void s_init(void)
35{
36 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
37 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
38 u32 stc;
39
40 /* Watchdog init */
41 writel(0xA5A5A500, &rwdt->rwtcsra);
42 writel(0xA5A5A500, &swdt->swtcsra);
43
44 /* CPU frequency setting. Set to 1.5GHz */
45 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
46 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
47
48 /* QoS */
49 qos_init();
50}
51
Marek Vasut49aefe32018-04-23 20:24:10 +020052#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsue2abab62014-11-12 11:29:39 +090053
54#define SD1CKCR 0xE6150078
55#define SD2CKCR 0xE615026C
56#define SD_97500KHZ 0x7
57
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090058int board_early_init_f(void)
59{
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090060 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
61
Marek Vasut49aefe32018-04-23 20:24:10 +020062 /*
63 * SD0 clock is set to 97.5MHz by default.
64 * Set SD1 and SD2 to the 97.5MHz as well.
65 */
Nobuhiro Iwamatsue2abab62014-11-12 11:29:39 +090066 writel(SD_97500KHZ, SD1CKCR);
67 writel(SD_97500KHZ, SD2CKCR);
68
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090069 return 0;
70}
71
Marek Vasut49aefe32018-04-23 20:24:10 +020072#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
Nobuhiro Iwamatsuf0261242014-11-06 15:42:24 +090073
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090074int board_init(void)
75{
76 /* adress of boot parameters */
Nobuhiro Iwamatsu5a290252014-11-10 13:58:50 +090077 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090078
Marek Vasut49aefe32018-04-23 20:24:10 +020079 /* Force ethernet PHY out of reset */
80 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
81 gpio_direction_output(ETHERNET_PHY_RESET, 0);
82 mdelay(10);
83 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsuf0261242014-11-06 15:42:24 +090084
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090085 return 0;
86}
87
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +090088int dram_init(void)
89{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +053090 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut49aefe32018-04-23 20:24:10 +020091 return -EINVAL;
92
93 return 0;
94}
95
96int dram_init_banksize(void)
97{
98 fdtdec_setup_memory_banksize();
99
100 return 0;
101}
102
103/* KSZ8041RNLI */
104#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100105#define PHY_LED_MODE 0xC000
Marek Vasut49aefe32018-04-23 20:24:10 +0200106#define PHY_LED_MODE_ACK 0x4000
107int board_phy_config(struct phy_device *phydev)
108{
109 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
110 ret &= ~PHY_LED_MODE;
111 ret |= PHY_LED_MODE_ACK;
112 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900113
114 return 0;
115}
116
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900117void reset_cpu(ulong addr)
118{
Marek Vasut49aefe32018-04-23 20:24:10 +0200119 struct udevice *dev;
120 const u8 pmic_bus = 6;
121 const u8 pmic_addr = 0x58;
122 u8 data;
123 int ret;
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900124
Marek Vasut49aefe32018-04-23 20:24:10 +0200125 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
126 if (ret)
127 hang();
128
129 ret = dm_i2c_read(dev, 0x13, &data, 1);
130 if (ret)
131 hang();
132
133 data |= BIT(1);
134
135 ret = dm_i2c_write(dev, 0x13, &data, 1);
136 if (ret)
137 hang();
Nobuhiro Iwamatsu6a994e52014-11-06 15:39:28 +0900138}
Nobuhiro Iwamatsu9d86e482014-12-09 11:24:01 +0900139
Marek Vasut49aefe32018-04-23 20:24:10 +0200140enum env_location env_get_location(enum env_operation op, int prio)
141{
142 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu9d86e482014-12-09 11:24:01 +0900143
Marek Vasut49aefe32018-04-23 20:24:10 +0200144 /* Block environment access if loaded using JTAG */
145 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
146 (op != ENVOP_INIT))
147 return ENVL_UNKNOWN;
148
149 if (prio)
150 return ENVL_UNKNOWN;
151
152 return ENVL_SPI_FLASH;
153}