blob: e8285bf93639e8fed480091898cec553a155654f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
4 * Andreas Heppel <aheppel@sysgo.de>
5 *
wdenkf07771c2003-05-28 08:06:31 +00006 * (C) Copyright 2002, 2003
wdenkc6097192002-11-03 00:24:07 +00007 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenkc6097192002-11-03 00:24:07 +00008 */
9
10/*
Simon Glass2b81e8a2015-11-29 13:17:46 -070011 * Old PCI routines
12 *
13 * Do not change this file. Instead, convert your board to use CONFIG_DM_PCI
14 * and change pci-uclass.c.
wdenkc6097192002-11-03 00:24:07 +000015 */
16
17#include <common.h>
Simon Glass2cf431c2019-11-14 12:57:47 -070018#include <init.h>
wdenkc6097192002-11-03 00:24:07 +000019
wdenkc6097192002-11-03 00:24:07 +000020#include <command.h>
Simon Glass7b51b572019-08-01 09:46:52 -060021#include <env.h>
Simon Glass250e0392015-01-27 22:13:27 -070022#include <errno.h>
wdenkc6097192002-11-03 00:24:07 +000023#include <asm/processor.h>
24#include <asm/io.h>
25#include <pci.h>
26
Bin Meng8f9052f2014-12-30 22:53:21 +080027DECLARE_GLOBAL_DATA_PTR;
28
wdenkf07771c2003-05-28 08:06:31 +000029#define PCI_HOSE_OP(rw, size, type) \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020030int pci_hose_##rw##_config_##size(struct pci_controller *hose, \
31 pci_dev_t dev, \
wdenkf07771c2003-05-28 08:06:31 +000032 int offset, type value) \
33{ \
34 return hose->rw##_##size(hose, dev, offset, value); \
wdenkc6097192002-11-03 00:24:07 +000035}
36
37PCI_HOSE_OP(read, byte, u8 *)
38PCI_HOSE_OP(read, word, u16 *)
39PCI_HOSE_OP(read, dword, u32 *)
40PCI_HOSE_OP(write, byte, u8)
41PCI_HOSE_OP(write, word, u16)
42PCI_HOSE_OP(write, dword, u32)
43
wdenkf07771c2003-05-28 08:06:31 +000044#define PCI_OP(rw, size, type, error_code) \
45int pci_##rw##_config_##size(pci_dev_t dev, int offset, type value) \
46{ \
47 struct pci_controller *hose = pci_bus_to_hose(PCI_BUS(dev)); \
48 \
49 if (!hose) \
50 { \
51 error_code; \
52 return -1; \
53 } \
54 \
55 return pci_hose_##rw##_config_##size(hose, dev, offset, value); \
wdenkc6097192002-11-03 00:24:07 +000056}
57
58PCI_OP(read, byte, u8 *, *value = 0xff)
59PCI_OP(read, word, u16 *, *value = 0xffff)
60PCI_OP(read, dword, u32 *, *value = 0xffffffff)
61PCI_OP(write, byte, u8, )
62PCI_OP(write, word, u16, )
63PCI_OP(write, dword, u32, )
64
wdenkf07771c2003-05-28 08:06:31 +000065#define PCI_READ_VIA_DWORD_OP(size, type, off_mask) \
66int pci_hose_read_config_##size##_via_dword(struct pci_controller *hose,\
Wolfgang Denk53677ef2008-05-20 16:00:29 +020067 pci_dev_t dev, \
wdenkf07771c2003-05-28 08:06:31 +000068 int offset, type val) \
69{ \
70 u32 val32; \
71 \
Shinya Kuribayashi815b5bd2007-08-17 12:43:44 +090072 if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0) { \
73 *val = -1; \
wdenkf07771c2003-05-28 08:06:31 +000074 return -1; \
Shinya Kuribayashi815b5bd2007-08-17 12:43:44 +090075 } \
wdenkf07771c2003-05-28 08:06:31 +000076 \
77 *val = (val32 >> ((offset & (int)off_mask) * 8)); \
78 \
79 return 0; \
wdenkc6097192002-11-03 00:24:07 +000080}
81
wdenkf07771c2003-05-28 08:06:31 +000082#define PCI_WRITE_VIA_DWORD_OP(size, type, off_mask, val_mask) \
83int pci_hose_write_config_##size##_via_dword(struct pci_controller *hose,\
Wolfgang Denk53677ef2008-05-20 16:00:29 +020084 pci_dev_t dev, \
wdenkf07771c2003-05-28 08:06:31 +000085 int offset, type val) \
86{ \
wdenk498b8db2004-04-18 22:26:17 +000087 u32 val32, mask, ldata, shift; \
wdenkf07771c2003-05-28 08:06:31 +000088 \
89 if (pci_hose_read_config_dword(hose, dev, offset & 0xfc, &val32) < 0)\
90 return -1; \
91 \
wdenk498b8db2004-04-18 22:26:17 +000092 shift = ((offset & (int)off_mask) * 8); \
93 ldata = (((unsigned long)val) & val_mask) << shift; \
94 mask = val_mask << shift; \
wdenkf07771c2003-05-28 08:06:31 +000095 val32 = (val32 & ~mask) | ldata; \
96 \
97 if (pci_hose_write_config_dword(hose, dev, offset & 0xfc, val32) < 0)\
98 return -1; \
99 \
100 return 0; \
wdenkc6097192002-11-03 00:24:07 +0000101}
102
103PCI_READ_VIA_DWORD_OP(byte, u8 *, 0x03)
104PCI_READ_VIA_DWORD_OP(word, u16 *, 0x02)
105PCI_WRITE_VIA_DWORD_OP(byte, u8, 0x03, 0x000000ff)
106PCI_WRITE_VIA_DWORD_OP(word, u16, 0x02, 0x0000ffff)
107
108/*
109 *
110 */
111
John Schmoller96d61602010-10-22 00:20:23 -0500112static struct pci_controller* hose_head;
wdenkc6097192002-11-03 00:24:07 +0000113
Bin Meng8f9052f2014-12-30 22:53:21 +0800114struct pci_controller *pci_get_hose_head(void)
115{
116 if (gd->hose)
117 return gd->hose;
118
119 return hose_head;
120}
121
wdenkc6097192002-11-03 00:24:07 +0000122void pci_register_hose(struct pci_controller* hose)
123{
124 struct pci_controller **phose = &hose_head;
125
126 while(*phose)
127 phose = &(*phose)->next;
128
129 hose->next = NULL;
130
131 *phose = hose;
132}
133
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000134struct pci_controller *pci_bus_to_hose(int bus)
wdenkc6097192002-11-03 00:24:07 +0000135{
136 struct pci_controller *hose;
137
Bin Meng8f9052f2014-12-30 22:53:21 +0800138 for (hose = pci_get_hose_head(); hose; hose = hose->next) {
wdenkf07771c2003-05-28 08:06:31 +0000139 if (bus >= hose->first_busno && bus <= hose->last_busno)
wdenkc6097192002-11-03 00:24:07 +0000140 return hose;
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000141 }
wdenkc6097192002-11-03 00:24:07 +0000142
Rafal Jaworowski6902df52005-10-17 02:39:53 +0200143 printf("pci_bus_to_hose() failed\n");
wdenkc6097192002-11-03 00:24:07 +0000144 return NULL;
145}
146
Kumar Gala3a0e3c22010-12-17 05:57:25 -0600147struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr)
148{
149 struct pci_controller *hose;
150
Bin Meng8f9052f2014-12-30 22:53:21 +0800151 for (hose = pci_get_hose_head(); hose; hose = hose->next) {
Kumar Gala3a0e3c22010-12-17 05:57:25 -0600152 if (hose->cfg_addr == cfg_addr)
153 return hose;
154 }
155
156 return NULL;
157}
158
Anton Vorontsovcc2a8c72009-02-19 18:20:41 +0300159int pci_last_busno(void)
160{
Bin Meng8f9052f2014-12-30 22:53:21 +0800161 struct pci_controller *hose = pci_get_hose_head();
Anton Vorontsovcc2a8c72009-02-19 18:20:41 +0300162
163 if (!hose)
164 return -1;
165
166 while (hose->next)
167 hose = hose->next;
168
169 return hose->last_busno;
170}
171
wdenkc6097192002-11-03 00:24:07 +0000172pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)
173{
174 struct pci_controller * hose;
wdenkc6097192002-11-03 00:24:07 +0000175 pci_dev_t bdf;
Simon Glassaab67242015-03-05 12:25:24 -0700176 int bus;
wdenkc6097192002-11-03 00:24:07 +0000177
Bin Meng8f9052f2014-12-30 22:53:21 +0800178 for (hose = pci_get_hose_head(); hose; hose = hose->next) {
Simon Glassaab67242015-03-05 12:25:24 -0700179 for (bus = hose->first_busno; bus <= hose->last_busno; bus++) {
Simon Glassaab67242015-03-05 12:25:24 -0700180 bdf = pci_hose_find_devices(hose, bus, ids, &index);
181 if (bdf != -1)
Simon Glass250e0392015-01-27 22:13:27 -0700182 return bdf;
Simon Glass250e0392015-01-27 22:13:27 -0700183 }
184 }
185
Simon Glassaab67242015-03-05 12:25:24 -0700186 return -1;
wdenkc6097192002-11-03 00:24:07 +0000187}
188
Simon Glass11503be2019-02-16 20:24:40 -0700189static int pci_hose_config_device(struct pci_controller *hose, pci_dev_t dev,
190 ulong io, pci_addr_t mem, ulong command)
wdenkc6097192002-11-03 00:24:07 +0000191{
Kumar Galacf5787f2012-09-19 04:47:36 +0000192 u32 bar_response;
Andrew Sharpaf778c62012-08-01 12:27:16 +0000193 unsigned int old_command;
Kumar Gala30e76d52008-10-21 08:36:08 -0500194 pci_addr_t bar_value;
195 pci_size_t bar_size;
wdenkc6097192002-11-03 00:24:07 +0000196 unsigned char pin;
197 int bar, found_mem64;
198
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000199 debug("PCI Config: I/O=0x%lx, Memory=0x%llx, Command=0x%lx\n", io,
200 (u64)mem, command);
wdenkc6097192002-11-03 00:24:07 +0000201
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000202 pci_hose_write_config_dword(hose, dev, PCI_COMMAND, 0);
wdenkc6097192002-11-03 00:24:07 +0000203
Wolfgang Denk252b4042010-03-09 14:27:25 +0100204 for (bar = PCI_BASE_ADDRESS_0; bar <= PCI_BASE_ADDRESS_5; bar += 4) {
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000205 pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
206 pci_hose_read_config_dword(hose, dev, bar, &bar_response);
wdenkc6097192002-11-03 00:24:07 +0000207
208 if (!bar_response)
209 continue;
210
211 found_mem64 = 0;
212
213 /* Check the BAR type and set our address mask */
wdenkf07771c2003-05-28 08:06:31 +0000214 if (bar_response & PCI_BASE_ADDRESS_SPACE) {
wdenkc6097192002-11-03 00:24:07 +0000215 bar_size = ~(bar_response & PCI_BASE_ADDRESS_IO_MASK) + 1;
wdenkf07771c2003-05-28 08:06:31 +0000216 /* round up region base address to a multiple of size */
wdenkc6097192002-11-03 00:24:07 +0000217 io = ((io - 1) | (bar_size - 1)) + 1;
wdenkf07771c2003-05-28 08:06:31 +0000218 bar_value = io;
219 /* compute new region base address */
220 io = io + bar_size;
221 } else {
222 if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
Kumar Gala30e76d52008-10-21 08:36:08 -0500223 PCI_BASE_ADDRESS_MEM_TYPE_64) {
224 u32 bar_response_upper;
225 u64 bar64;
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000226 pci_hose_write_config_dword(hose, dev, bar + 4,
227 0xffffffff);
228 pci_hose_read_config_dword(hose, dev, bar + 4,
229 &bar_response_upper);
wdenkc6097192002-11-03 00:24:07 +0000230
Kumar Gala30e76d52008-10-21 08:36:08 -0500231 bar64 = ((u64)bar_response_upper << 32) | bar_response;
232
233 bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
234 found_mem64 = 1;
235 } else {
236 bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
237 }
wdenkc6097192002-11-03 00:24:07 +0000238
wdenkf07771c2003-05-28 08:06:31 +0000239 /* round up region base address to multiple of size */
wdenkc6097192002-11-03 00:24:07 +0000240 mem = ((mem - 1) | (bar_size - 1)) + 1;
wdenkf07771c2003-05-28 08:06:31 +0000241 bar_value = mem;
242 /* compute new region base address */
243 mem = mem + bar_size;
wdenkc6097192002-11-03 00:24:07 +0000244 }
245
246 /* Write it out and update our limit */
Kumar Gala30e76d52008-10-21 08:36:08 -0500247 pci_hose_write_config_dword (hose, dev, bar, (u32)bar_value);
wdenkc6097192002-11-03 00:24:07 +0000248
wdenkf07771c2003-05-28 08:06:31 +0000249 if (found_mem64) {
wdenkc6097192002-11-03 00:24:07 +0000250 bar += 4;
Kumar Gala30e76d52008-10-21 08:36:08 -0500251#ifdef CONFIG_SYS_PCI_64BIT
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000252 pci_hose_write_config_dword(hose, dev, bar,
253 (u32)(bar_value >> 32));
Kumar Gala30e76d52008-10-21 08:36:08 -0500254#else
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000255 pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
Kumar Gala30e76d52008-10-21 08:36:08 -0500256#endif
wdenkc6097192002-11-03 00:24:07 +0000257 }
258 }
259
260 /* Configure Cache Line Size Register */
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000261 pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, 0x08);
wdenkc6097192002-11-03 00:24:07 +0000262
263 /* Configure Latency Timer */
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000264 pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
wdenkc6097192002-11-03 00:24:07 +0000265
266 /* Disable interrupt line, if device says it wants to use interrupts */
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000267 pci_hose_read_config_byte(hose, dev, PCI_INTERRUPT_PIN, &pin);
wdenkf07771c2003-05-28 08:06:31 +0000268 if (pin != 0) {
Simon Glass5f48d792015-07-27 15:47:17 -0600269 pci_hose_write_config_byte(hose, dev, PCI_INTERRUPT_LINE,
270 PCI_INTERRUPT_LINE_DISABLE);
wdenkc6097192002-11-03 00:24:07 +0000271 }
272
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000273 pci_hose_read_config_dword(hose, dev, PCI_COMMAND, &old_command);
274 pci_hose_write_config_dword(hose, dev, PCI_COMMAND,
wdenkf07771c2003-05-28 08:06:31 +0000275 (old_command & 0xffff0000) | command);
wdenkc6097192002-11-03 00:24:07 +0000276
277 return 0;
278}
279
280/*
281 *
282 */
283
284struct pci_config_table *pci_find_config(struct pci_controller *hose,
285 unsigned short class,
286 unsigned int vendor,
287 unsigned int device,
288 unsigned int bus,
289 unsigned int dev,
290 unsigned int func)
291{
292 struct pci_config_table *table;
293
wdenkf07771c2003-05-28 08:06:31 +0000294 for (table = hose->config_table; table && table->vendor; table++) {
wdenkc6097192002-11-03 00:24:07 +0000295 if ((table->vendor == PCI_ANY_ID || table->vendor == vendor) &&
296 (table->device == PCI_ANY_ID || table->device == device) &&
297 (table->class == PCI_ANY_ID || table->class == class) &&
298 (table->bus == PCI_ANY_ID || table->bus == bus) &&
299 (table->dev == PCI_ANY_ID || table->dev == dev) &&
wdenkf07771c2003-05-28 08:06:31 +0000300 (table->func == PCI_ANY_ID || table->func == func)) {
wdenkc6097192002-11-03 00:24:07 +0000301 return table;
302 }
303 }
304
305 return NULL;
306}
307
308void pci_cfgfunc_config_device(struct pci_controller *hose,
309 pci_dev_t dev,
310 struct pci_config_table *entry)
311{
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000312 pci_hose_config_device(hose, dev, entry->priv[0], entry->priv[1],
313 entry->priv[2]);
wdenkc6097192002-11-03 00:24:07 +0000314}
315
316void pci_cfgfunc_do_nothing(struct pci_controller *hose,
317 pci_dev_t dev, struct pci_config_table *entry)
318{
319}
320
321/*
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000322 * HJF: Changed this to return int. I think this is required
wdenkc7de8292002-11-19 11:04:11 +0000323 * to get the correct result when scanning bridges
324 */
325extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
wdenkc6097192002-11-03 00:24:07 +0000326
Stefan Roesedc1da422008-07-08 12:01:47 +0200327#ifdef CONFIG_PCI_SCAN_SHOW
Jeroen Hofstee7b19fd62014-10-08 22:57:27 +0200328__weak int pci_print_dev(struct pci_controller *hose, pci_dev_t dev)
Stefan Roesedc1da422008-07-08 12:01:47 +0200329{
330 if (dev == PCI_BDF(hose->first_busno, 0, 0))
331 return 0;
332
333 return 1;
334}
Stefan Roesedc1da422008-07-08 12:01:47 +0200335#endif /* CONFIG_PCI_SCAN_SHOW */
336
wdenkc6097192002-11-03 00:24:07 +0000337int pci_hose_scan_bus(struct pci_controller *hose, int bus)
338{
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000339 unsigned int sub_bus, found_multi = 0;
wdenkc6097192002-11-03 00:24:07 +0000340 unsigned short vendor, device, class;
341 unsigned char header_type;
Andrew Sharp03992ac2012-08-29 14:16:30 +0000342#ifndef CONFIG_PCI_PNP
wdenkc6097192002-11-03 00:24:07 +0000343 struct pci_config_table *cfg;
Andrew Sharp03992ac2012-08-29 14:16:30 +0000344#endif
wdenkc6097192002-11-03 00:24:07 +0000345 pci_dev_t dev;
Peter Tyser009884a2010-10-29 17:59:29 -0500346#ifdef CONFIG_PCI_SCAN_SHOW
347 static int indent = 0;
348#endif
wdenkc6097192002-11-03 00:24:07 +0000349
350 sub_bus = bus;
351
352 for (dev = PCI_BDF(bus,0,0);
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000353 dev < PCI_BDF(bus, PCI_MAX_PCI_DEVICES - 1,
354 PCI_MAX_PCI_FUNCTIONS - 1);
355 dev += PCI_BDF(0, 0, 1)) {
Stefan Roesedc1da422008-07-08 12:01:47 +0200356
357 if (pci_skip_dev(hose, dev))
358 continue;
wdenkc6097192002-11-03 00:24:07 +0000359
360 if (PCI_FUNC(dev) && !found_multi)
361 continue;
362
363 pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &header_type);
364
365 pci_hose_read_config_word(hose, dev, PCI_VENDOR_ID, &vendor);
366
Peter Tyser983eb9d2010-10-29 17:59:27 -0500367 if (vendor == 0xffff || vendor == 0x0000)
368 continue;
wdenkc6097192002-11-03 00:24:07 +0000369
Peter Tyser983eb9d2010-10-29 17:59:27 -0500370 if (!PCI_FUNC(dev))
371 found_multi = header_type & 0x80;
wdenkc6097192002-11-03 00:24:07 +0000372
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000373 debug("PCI Scan: Found Bus %d, Device %d, Function %d\n",
374 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
wdenkc6097192002-11-03 00:24:07 +0000375
Peter Tyser983eb9d2010-10-29 17:59:27 -0500376 pci_hose_read_config_word(hose, dev, PCI_DEVICE_ID, &device);
377 pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
wdenkc6097192002-11-03 00:24:07 +0000378
Tim Harvey09918662014-08-07 22:49:56 -0700379#ifdef CONFIG_PCI_FIXUP_DEV
380 board_pci_fixup_dev(hose, dev, vendor, device, class);
381#endif
382
Peter Tysera38d2162010-10-29 17:59:28 -0500383#ifdef CONFIG_PCI_SCAN_SHOW
Peter Tyser009884a2010-10-29 17:59:29 -0500384 indent++;
385
386 /* Print leading space, including bus indentation */
387 printf("%*c", indent + 1, ' ');
388
Peter Tysera38d2162010-10-29 17:59:28 -0500389 if (pci_print_dev(hose, dev)) {
Peter Tyser009884a2010-10-29 17:59:29 -0500390 printf("%02x:%02x.%-*x - %04x:%04x - %s\n",
391 PCI_BUS(dev), PCI_DEV(dev), 6 - indent, PCI_FUNC(dev),
Peter Tysera38d2162010-10-29 17:59:28 -0500392 vendor, device, pci_class_str(class >> 8));
393 }
394#endif
395
Andrew Sharp03992ac2012-08-29 14:16:30 +0000396#ifdef CONFIG_PCI_PNP
Masahiro Yamadab4141192014-11-07 03:03:31 +0900397 sub_bus = max((unsigned int)pciauto_config_device(hose, dev),
398 sub_bus);
Andrew Sharp03992ac2012-08-29 14:16:30 +0000399#else
Peter Tyser983eb9d2010-10-29 17:59:27 -0500400 cfg = pci_find_config(hose, class, vendor, device,
401 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev));
402 if (cfg) {
403 cfg->config_device(hose, dev, cfg);
Masahiro Yamadab4141192014-11-07 03:03:31 +0900404 sub_bus = max(sub_bus,
405 (unsigned int)hose->current_busno);
wdenkc6097192002-11-03 00:24:07 +0000406 }
Andrew Sharp03992ac2012-08-29 14:16:30 +0000407#endif
Peter Tysera38d2162010-10-29 17:59:28 -0500408
Peter Tyser009884a2010-10-29 17:59:29 -0500409#ifdef CONFIG_PCI_SCAN_SHOW
410 indent--;
411#endif
412
Peter Tyser983eb9d2010-10-29 17:59:27 -0500413 if (hose->fixup_irq)
414 hose->fixup_irq(hose, dev);
wdenkc6097192002-11-03 00:24:07 +0000415 }
416
417 return sub_bus;
418}
419
420int pci_hose_scan(struct pci_controller *hose)
421{
Anatolij Gustschin0da1fb02011-10-11 22:44:30 +0000422#if defined(CONFIG_PCI_BOOTDELAY)
Anatolij Gustschin0da1fb02011-10-11 22:44:30 +0000423 char *s;
424 int i;
425
Bin Meng8f9052f2014-12-30 22:53:21 +0800426 if (!gd->pcidelay_done) {
Anatolij Gustschin0da1fb02011-10-11 22:44:30 +0000427 /* wait "pcidelay" ms (if defined)... */
Simon Glass00caae62017-08-03 12:22:12 -0600428 s = env_get("pcidelay");
Anatolij Gustschin0da1fb02011-10-11 22:44:30 +0000429 if (s) {
430 int val = simple_strtoul(s, NULL, 10);
431 for (i = 0; i < val; i++)
432 udelay(1000);
433 }
Bin Meng8f9052f2014-12-30 22:53:21 +0800434 gd->pcidelay_done = 1;
Anatolij Gustschin0da1fb02011-10-11 22:44:30 +0000435 }
436#endif /* CONFIG_PCI_BOOTDELAY */
437
Tim Harvey0373a7e2015-05-08 15:16:07 -0700438#ifdef CONFIG_PCI_SCAN_SHOW
439 puts("PCI:\n");
440#endif
441
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000442 /*
443 * Start scan at current_busno.
Ed Swarthout40e81ad2007-07-11 14:51:35 -0500444 * PCIe will start scan at first_busno+1.
445 */
Andrew Sharpcb2bf932012-08-29 14:16:29 +0000446 /* For legacy support, ensure current >= first */
Ed Swarthout40e81ad2007-07-11 14:51:35 -0500447 if (hose->first_busno > hose->current_busno)
448 hose->current_busno = hose->first_busno;
wdenkc6097192002-11-03 00:24:07 +0000449#ifdef CONFIG_PCI_PNP
450 pciauto_config_init(hose);
451#endif
Ed Swarthout40e81ad2007-07-11 14:51:35 -0500452 return pci_hose_scan_bus(hose, hose->current_busno);
wdenkc6097192002-11-03 00:24:07 +0000453}
454
stroesead10dd92003-02-14 11:21:23 +0000455void pci_init(void)
456{
John Schmoller96d61602010-10-22 00:20:23 -0500457 hose_head = NULL;
458
Tim Harveyec21aee2016-06-17 06:20:25 -0700459 /* allow env to disable pci init/enum */
Simon Glass00caae62017-08-03 12:22:12 -0600460 if (env_get("pcidisable") != NULL)
Tim Harveyec21aee2016-06-17 06:20:25 -0700461 return;
462
stroesead10dd92003-02-14 11:21:23 +0000463 /* now call board specific pci_init()... */
464 pci_init_board();
465}
Zhao Qiang287df012013-10-12 13:46:33 +0800466
467/* Returns the address of the requested capability structure within the
468 * device's PCI configuration space or 0 in case the device does not
469 * support it.
470 * */
471int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
472 int cap)
473{
474 int pos;
475 u8 hdr_type;
476
477 pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE, &hdr_type);
478
479 pos = pci_hose_find_cap_start(hose, dev, hdr_type & 0x7F);
480
481 if (pos)
482 pos = pci_find_cap(hose, dev, pos, cap);
483
484 return pos;
485}
486
487/* Find the header pointer to the Capabilities*/
488int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
489 u8 hdr_type)
490{
491 u16 status;
492
493 pci_hose_read_config_word(hose, dev, PCI_STATUS, &status);
494
495 if (!(status & PCI_STATUS_CAP_LIST))
496 return 0;
497
498 switch (hdr_type) {
499 case PCI_HEADER_TYPE_NORMAL:
500 case PCI_HEADER_TYPE_BRIDGE:
501 return PCI_CAPABILITY_LIST;
502 case PCI_HEADER_TYPE_CARDBUS:
503 return PCI_CB_CAPABILITY_LIST;
504 default:
505 return 0;
506 }
507}
508
509int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos, int cap)
510{
511 int ttl = PCI_FIND_CAP_TTL;
512 u8 id;
513 u8 next_pos;
514
515 while (ttl--) {
516 pci_hose_read_config_byte(hose, dev, pos, &next_pos);
517 if (next_pos < CAP_START_POS)
518 break;
519 next_pos &= ~3;
520 pos = (int) next_pos;
521 pci_hose_read_config_byte(hose, dev,
522 pos + PCI_CAP_LIST_ID, &id);
523 if (id == 0xff)
524 break;
525 if (id == cap)
526 return pos;
527 pos += PCI_CAP_LIST_NEXT;
528 }
529 return 0;
530}
Minghuan Lianed5b5802015-07-10 11:35:08 +0800531
532/**
533 * pci_find_next_ext_capability - Find an extended capability
534 *
535 * Returns the address of the next matching extended capability structure
536 * within the device's PCI configuration space or 0 if the device does
537 * not support it. Some capabilities can occur several times, e.g., the
538 * vendor-specific capability, and this provides a way to find them all.
539 */
540int pci_find_next_ext_capability(struct pci_controller *hose, pci_dev_t dev,
541 int start, int cap)
542{
543 u32 header;
544 int ttl, pos = PCI_CFG_SPACE_SIZE;
545
546 /* minimum 8 bytes per capability */
547 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
548
549 if (start)
550 pos = start;
551
552 pci_hose_read_config_dword(hose, dev, pos, &header);
553 if (header == 0xffffffff || header == 0)
554 return 0;
555
556 while (ttl-- > 0) {
557 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
558 return pos;
559
560 pos = PCI_EXT_CAP_NEXT(header);
561 if (pos < PCI_CFG_SPACE_SIZE)
562 break;
563
564 pci_hose_read_config_dword(hose, dev, pos, &header);
565 if (header == 0xffffffff || header == 0)
566 break;
567 }
568
569 return 0;
570}
571
572/**
573 * pci_hose_find_ext_capability - Find an extended capability
574 *
575 * Returns the address of the requested extended capability structure
576 * within the device's PCI configuration space or 0 if the device does
577 * not support it.
578 */
579int pci_hose_find_ext_capability(struct pci_controller *hose, pci_dev_t dev,
580 int cap)
581{
582 return pci_find_next_ext_capability(hose, dev, 0, cap);
583}