Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2007-2008 |
| 3 | * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
| 27 | |
| 28 | #define CONFIG_405EP 1 /* this is a PPC405 CPU */ |
| 29 | #define CONFIG_4xx 1 /* member of PPC4xx family */ |
| 30 | #define CONFIG_NEO 1 /* on a Neo board */ |
| 31 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_TEXT_BASE 0xFFFC0000 |
| 33 | |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 34 | /* |
| 35 | * Include common defines/options for all AMCC eval boards |
| 36 | */ |
| 37 | #define CONFIG_HOSTNAME neo |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 38 | #define CONFIG_IDENT_STRING " neo 0.01" |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 39 | #include "amcc-common.h" |
| 40 | |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 41 | #define CONFIG_BOARD_EARLY_INIT_F |
| 42 | #define CONFIG_BOARD_EARLY_INIT_R |
| 43 | #define CONFIG_MISC_INIT_R |
| 44 | #define CONFIG_LAST_STAGE_INIT |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 45 | |
| 46 | #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */ |
| 47 | |
| 48 | /* |
| 49 | * Configure PLL |
| 50 | */ |
| 51 | #define PLLMR0_DEFAULT PLLMR0_266_133_66_33 |
| 52 | #define PLLMR1_DEFAULT PLLMR1_266_133_66_33 |
| 53 | |
| 54 | /* new uImage format support */ |
| 55 | #define CONFIG_FIT |
| 56 | #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ |
| 57 | |
| 58 | #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */ |
| 59 | |
| 60 | /* |
| 61 | * Default environment variables |
| 62 | */ |
| 63 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 64 | CONFIG_AMCC_DEF_ENV \ |
| 65 | CONFIG_AMCC_DEF_ENV_POWERPC \ |
| 66 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
| 67 | "kernel_addr=fc000000\0" \ |
| 68 | "fdt_addr=fc1e0000\0" \ |
| 69 | "ramdisk_addr=fc200000\0" \ |
| 70 | "" |
| 71 | |
| 72 | #define CONFIG_PHY_ADDR 4 /* PHY address */ |
| 73 | #define CONFIG_HAS_ETH0 |
| 74 | #define CONFIG_HAS_ETH1 |
| 75 | #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */ |
| 76 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ |
| 77 | |
| 78 | /* |
| 79 | * Commands additional to the ones defined in amcc-common.h |
| 80 | */ |
| 81 | #define CONFIG_CMD_CACHE |
| 82 | #define CONFIG_CMD_DATE |
| 83 | #define CONFIG_CMD_DTT |
| 84 | #undef CONFIG_CMD_EEPROM |
| 85 | |
| 86 | /* |
| 87 | * SDRAM configuration (please see cpu/ppc/sdram.[ch]) |
| 88 | */ |
| 89 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 90 | |
| 91 | /* SDRAM timings used in datasheet */ |
| 92 | #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */ |
| 93 | #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */ |
| 94 | #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE command period */ |
| 95 | #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */ |
| 96 | #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */ |
| 97 | |
| 98 | /* |
| 99 | * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1. |
| 100 | * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31. |
| 101 | * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value. |
| 102 | * The Linux BASE_BAUD define should match this configuration. |
| 103 | * baseBaud = cpuClock/(uartDivisor*16) |
| 104 | * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock, |
| 105 | * set Linux BASE_BAUD to 403200. |
| 106 | */ |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 107 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 108 | #define CONFIG_SYS_NS16550 |
| 109 | #define CONFIG_SYS_NS16550_SERIAL |
| 110 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 111 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 112 | |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 113 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */ |
| 114 | #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */ |
| 115 | #define CONFIG_SYS_BASE_BAUD 691200 |
| 116 | |
| 117 | /* |
| 118 | * I2C stuff |
| 119 | */ |
| 120 | #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */ |
| 121 | |
| 122 | /* RTC */ |
| 123 | #define CONFIG_RTC_DS1337 |
| 124 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 |
| 125 | |
| 126 | /* Temp sensor/hwmon/dtt */ |
| 127 | #define CONFIG_DTT_LM63 1 /* National LM63 */ |
| 128 | #define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */ |
| 129 | #define CONFIG_DTT_PWM_LOOKUPTABLE \ |
| 130 | { { 40, 10 }, { 50, 20 }, { 60, 40 } } |
| 131 | #define CONFIG_DTT_TACH_LIMIT 0xa10 |
| 132 | |
| 133 | /* |
| 134 | * FLASH organization |
| 135 | */ |
| 136 | #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */ |
| 137 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
| 138 | |
| 139 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 |
| 140 | #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } |
| 141 | |
| 142 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 143 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
| 144 | |
| 145 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 146 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
| 147 | |
| 148 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 149 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware flash protection */ |
| 150 | |
| 151 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 152 | #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ |
| 153 | |
| 154 | #ifdef CONFIG_ENV_IS_IN_FLASH |
| 155 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 156 | #define CONFIG_ENV_ADDR 0xFFF00000 |
Dirk Eibach | 0025126 | 2012-04-26 03:54:21 +0000 | [diff] [blame] | 157 | #define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment Sector */ |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 158 | |
| 159 | /* Address and size of Redundant Environment Sector */ |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 160 | #define CONFIG_ENV_ADDR_REDUND 0xFFF20000 |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 161 | #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) |
| 162 | #endif |
| 163 | |
| 164 | /* |
| 165 | * PPC405 GPIO Configuration |
| 166 | */ |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 167 | #define CONFIG_SYS_4xx_GPIO_TABLE { \ |
| 168 | { \ |
| 169 | /* GPIO Core 0 */ \ |
| 170 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \ |
| 171 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \ |
| 172 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \ |
| 173 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \ |
| 174 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \ |
| 175 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \ |
| 176 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \ |
| 177 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \ |
| 178 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \ |
| 179 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \ |
| 180 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \ |
| 181 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \ |
| 182 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \ |
| 183 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \ |
| 184 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \ |
| 185 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \ |
| 186 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \ |
| 187 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \ |
| 188 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \ |
| 189 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \ |
| 190 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \ |
| 191 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \ |
| 192 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \ |
| 193 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \ |
| 194 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \ |
| 195 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \ |
| 196 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \ |
| 197 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \ |
| 198 | { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \ |
| 199 | { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \ |
| 200 | { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \ |
| 201 | { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \ |
| 202 | } \ |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 203 | } |
| 204 | |
| 205 | /* |
| 206 | * Definitions for initial stack pointer and data area (in data cache) |
| 207 | */ |
| 208 | /* use on chip memory (OCM) for temperary stack until sdram is tested */ |
| 209 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
| 210 | |
| 211 | /* On Chip Memory location */ |
| 212 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 213 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 214 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */ |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 216 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
| 219 | |
| 220 | /* |
| 221 | * External Bus Controller (EBC) Setup |
| 222 | */ |
| 223 | |
| 224 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
| 225 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 226 | #define CONFIG_SYS_EBC_PB0CR 0xFC0DA000 /* BAS=0xFC0,BS=64MB,BU=R/W,BW=16bit */ |
| 227 | |
| 228 | /* Memory Bank 1 (NVRAM) initialization */ |
| 229 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
| 230 | #define CONFIG_SYS_EBC_PB1CR 0xFB85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */ |
| 231 | |
| 232 | /* Memory Bank 2 (FPGA) initialization */ |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 233 | #define CONFIG_SYS_FPGA0_BASE 0x7f100000 |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_EBC_PB2AP 0x92015480 |
| 235 | #define CONFIG_SYS_EBC_PB2CR 0x7f11a000 /* BAS=0x7f1,BS=1MB,BU=R/W,BW=16bit */ |
| 236 | |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 237 | #define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE |
| 238 | |
| 239 | #define CONFIG_SYS_FPGA_COUNT 1 |
| 240 | |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 241 | /* Memory Bank 3 (Latches) initialization */ |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 242 | #define CONFIG_SYS_LATCH_BASE 0x7f200000 |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_EBC_PB3AP 0x92015480 |
| 244 | #define CONFIG_SYS_EBC_PB3CR 0x7f21a000 /* BAS=0x7f2,BS=1MB,BU=R/W,BW=16bit */ |
| 245 | |
Dirk Eibach | 6e9e6c3 | 2012-04-26 03:54:22 +0000 | [diff] [blame] | 246 | #define CONFIG_SYS_LATCH0_RESET 0xffff |
| 247 | #define CONFIG_SYS_LATCH0_BOOT 0xffff |
| 248 | #define CONFIG_SYS_LATCH1_RESET 0xffbf |
| 249 | #define CONFIG_SYS_LATCH1_BOOT 0xffff |
| 250 | |
Dirk Eibach | d7b26d5 | 2008-10-08 15:37:50 +0200 | [diff] [blame] | 251 | #endif /* __CONFIG_H */ |