blob: 0c875cb47fcd6bcfe247ca112e36afac60cfc9f3 [file] [log] [blame]
HeungJun, Kim89f95492012-01-16 21:13:05 +00001/*
2 * Copyright (C) 2011 Samsung Electronics
3 * Heungjun Kim <riverful.kim@samsung.com>
4 *
5 * Configuation settings for the SAMSUNG TRATS (EXYNOS4210) board.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
HeungJun, Kim89f95492012-01-16 21:13:05 +00008 */
9
Piotr Wilczekfe601642014-03-07 14:59:48 +010010#ifndef __CONFIG_TRATS_H
11#define __CONFIG_TRATS_H
HeungJun, Kim89f95492012-01-16 21:13:05 +000012
Simon Glass4c7bb1d2014-10-07 22:01:44 -060013#include <configs/exynos4-common.h>
HeungJun, Kim89f95492012-01-16 21:13:05 +000014
Piotr Wilczekfe601642014-03-07 14:59:48 +010015#define CONFIG_TRATS
16
Piotr Wilczekfe601642014-03-07 14:59:48 +010017#define CONFIG_TIZEN /* TIZEN lib */
HeungJun, Kim89f95492012-01-16 21:13:05 +000018
Łukasz Majewskic4e96db2014-01-14 08:02:26 +010019#define CONFIG_SYS_L2CACHE_OFF
Łukasz Majewskid0460b02012-08-07 05:42:14 +000020#ifndef CONFIG_SYS_L2CACHE_OFF
21#define CONFIG_SYS_L2_PL310
22#define CONFIG_SYS_PL310_BASE 0x10502000
23#endif
HeungJun, Kim89f95492012-01-16 21:13:05 +000024
Piotr Wilczekfe601642014-03-07 14:59:48 +010025/* TRATS has 4 banks of DRAM */
26#define CONFIG_NR_DRAM_BANKS 4
HeungJun, Kim89f95492012-01-16 21:13:05 +000027#define CONFIG_SYS_SDRAM_BASE 0x40000000
Piotr Wilczekfe601642014-03-07 14:59:48 +010028#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
HeungJun, Kim89f95492012-01-16 21:13:05 +000029#define CONFIG_SYS_TEXT_BASE 0x63300000
Piotr Wilczekfe601642014-03-07 14:59:48 +010030#define SDRAM_BANK_SIZE (256 << 20) /* 256 MB */
HeungJun, Kim89f95492012-01-16 21:13:05 +000031
Piotr Wilczekfe601642014-03-07 14:59:48 +010032/* memtest works on */
33#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
34#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5000000)
35#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x4800000)
HeungJun, Kim89f95492012-01-16 21:13:05 +000036
Piotr Wilczekfe601642014-03-07 14:59:48 +010037#define CONFIG_SYS_TEXT_BASE 0x63300000
HeungJun, Kim89f95492012-01-16 21:13:05 +000038
HeungJun, Kim89f95492012-01-16 21:13:05 +000039/* select serial console configuration */
Piotr Wilczekfe601642014-03-07 14:59:48 +010040#define CONFIG_SERIAL2
HeungJun, Kim89f95492012-01-16 21:13:05 +000041#define CONFIG_BAUDRATE 115200
42
Piotr Wilczekfe601642014-03-07 14:59:48 +010043/* Console configuration */
44#define CONFIG_SYS_CONSOLE_INFO_QUIET
45#define CONFIG_SYS_CONSOLE_IS_IN_ENV
HeungJun, Kim89f95492012-01-16 21:13:05 +000046
Piotr Wilczekfe601642014-03-07 14:59:48 +010047/* MACH_TYPE_TRATS macro will be removed once added to mach-types */
48#define MACH_TYPE_TRATS 3928
49#define CONFIG_MACH_TYPE MACH_TYPE_TRATS
HeungJun, Kim89f95492012-01-16 21:13:05 +000050
HeungJun, Kim89f95492012-01-16 21:13:05 +000051#define CONFIG_BOOTARGS "Please use defined boot"
Łukasz Majewski0a1387b2015-04-01 12:34:29 +020052#define CONFIG_BOOTCOMMAND "run autoboot"
Łukasz Majewski6afc3f62014-04-09 10:44:34 +020053#define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
HeungJun, Kim89f95492012-01-16 21:13:05 +000054
Piotr Wilczekfe601642014-03-07 14:59:48 +010055#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR \
56 - GENERATED_GBL_DATA_SIZE)
57
58#define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */
59
60#define CONFIG_SYS_MONITOR_BASE 0x00000000
61
HeungJun, Kim89f95492012-01-16 21:13:05 +000062#define CONFIG_BOOTBLOCK "10"
63#define CONFIG_ENV_COMMON_BOOT "${console} ${meminfo}"
64
Piotr Wilczekfe601642014-03-07 14:59:48 +010065#define CONFIG_ENV_IS_IN_MMC
66#define CONFIG_SYS_MMC_ENV_DEV CONFIG_MMC_DEFAULT_DEV
67#define CONFIG_ENV_SIZE 4096
68#define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */
69
70#define CONFIG_ENV_OVERWRITE
71
72#define CONFIG_ENV_VARS_UBOOT_CONFIG
73#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
74
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010075/* Tizen - partitions definitions */
76#define PARTS_CSA "csa-mmc"
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010077#define PARTS_BOOT "boot"
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010078#define PARTS_QBOOT "qboot"
79#define PARTS_CSC "csc"
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010080#define PARTS_ROOT "platform"
81#define PARTS_DATA "data"
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010082#define PARTS_UMS "ums"
83
84#define PARTS_DEFAULT \
85 "uuid_disk=${uuid_gpt_disk};" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010086 "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
87 "name="PARTS_BOOT",size=60MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
88 "name="PARTS_QBOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_QBOOT"};" \
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010089 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010090 "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
91 "name="PARTS_DATA",size=3000MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
Lukasz Majewski9960d9a2012-12-11 11:09:48 +010092 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
93
Lukasz Majewski93a1ab52012-08-06 14:41:11 +020094#define CONFIG_DFU_ALT \
Mateusz Zalegab7d42592014-04-28 21:13:25 +020095 "u-boot raw 0x80 0x400;" \
Łukasz Majewskidcb7eb62014-07-22 10:17:06 +020096 "/uImage ext4 0 2;" \
97 "/modem.bin ext4 0 2;" \
98 "/exynos4210-trats.dtb ext4 0 2;" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010099 ""PARTS_CSA" part 0 1;" \
Łukasz Majewskicdd15bc2014-01-14 08:02:24 +0100100 ""PARTS_BOOT" part 0 2;" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +0100101 ""PARTS_QBOOT" part 0 3;" \
102 ""PARTS_CSC" part 0 4;" \
Łukasz Majewskicdd15bc2014-01-14 08:02:24 +0100103 ""PARTS_ROOT" part 0 5;" \
104 ""PARTS_DATA" part 0 6;" \
Przemyslaw Marczaka0afc6f2014-01-22 12:02:47 +0100105 ""PARTS_UMS" part 0 7;" \
Łukasz Majewski0a1387b2015-04-01 12:34:29 +0200106 "params.bin raw 0x38 0x8;" \
107 "/Image.itb ext4 0 2\0"
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200108
HeungJun, Kim89f95492012-01-16 21:13:05 +0000109#define CONFIG_EXTRA_ENV_SETTINGS \
110 "bootk=" \
Piotr Wilczek425e26d2014-01-22 15:54:37 +0100111 "run loaduimage;" \
112 "if run loaddtb; then " \
113 "bootm 0x40007FC0 - ${fdtaddr};" \
114 "fi;" \
115 "bootm 0x40007FC0;\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000116 "updatebackup=" \
Jaehoon Chung188c42b2014-04-30 09:09:15 +0900117 "mmc dev 0 2; mmc write 0 0x42100000 0 0x200;" \
118 "mmc dev 0 0\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000119 "updatebootb=" \
120 "mmc read 0 0x42100000 0x80 0x200; run updatebackup\0" \
121 "lpj=lpj=3981312\0" \
122 "nfsboot=" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000123 "setenv bootargs root=/dev/nfs rw " \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000124 "nfsroot=${nfsroot},nolock,tcp " \
125 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
126 "${netmask}:generic:usb0:off " CONFIG_ENV_COMMON_BOOT \
127 "; run bootk\0" \
128 "ramfsboot=" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000129 "setenv bootargs root=/dev/ram0 rw rootfstype=ext2 " \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000130 "${console} ${meminfo} " \
131 "initrd=0x43000000,8M ramdisk=8192\0" \
132 "mmcboot=" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000133 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000134 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
Piotr Wilczek425e26d2014-01-22 15:54:37 +0100135 "run bootk\0" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000136 "bootchart=setenv opts init=/sbin/bootchartd; run bootcmd\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000137 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
138 "mmcoops=mmc read 0 0x40000000 0x40 8; md 0x40000000 0x400\0" \
139 "verify=n\0" \
140 "rootfstype=ext4\0" \
141 "console=" CONFIG_DEFAULT_CONSOLE \
142 "meminfo=crashkernel=32M@0x50000000\0" \
143 "nfsroot=/nfsroot/arm\0" \
144 "bootblock=" CONFIG_BOOTBLOCK "\0" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000145 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 uImage\0" \
Łukasz Majewski4ef400b2013-07-18 13:14:22 +0200146 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200147 "${fdtfile}\0" \
HeungJun, Kim89f95492012-01-16 21:13:05 +0000148 "mmcdev=0\0" \
149 "mmcbootpart=2\0" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000150 "mmcrootpart=5\0" \
Lukasz Majewski93a1ab52012-08-06 14:41:11 +0200151 "opts=always_resume=1\0" \
Lukasz Majewski9960d9a2012-12-11 11:09:48 +0100152 "partitions=" PARTS_DEFAULT \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000153 "dfu_alt_info=" CONFIG_DFU_ALT \
154 "spladdr=0x40000100\0" \
155 "splsize=0x200\0" \
156 "splfile=falcon.bin\0" \
157 "spl_export=" \
158 "setexpr spl_imgsize ${splsize} + 8 ;" \
Przemyslaw Marczakdc993a62013-03-12 03:41:49 +0000159 "setenv spl_imgsize 0x${spl_imgsize};" \
Łukasz Majewski35777e22013-01-02 06:06:02 +0000160 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
161 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
162 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
163 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
164 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
165 "spl export atags 0x40007FC0;" \
166 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
167 "mw.l ${spl_addr_tmp} ${splsize};" \
168 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
169 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
170 "setenv spl_imgsize;" \
171 "setenv spl_imgaddr;" \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200172 "setenv spl_addr_tmp;\0" \
Łukasz Majewski0a1387b2015-04-01 12:34:29 +0200173 CONFIG_EXTRA_ENV_ITB \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200174 "fdtaddr=40800000\0" \
Arkadiusz Wlodarczykba223bb2013-04-02 15:10:16 +0200175
Łukasz Majewski35777e22013-01-02 06:06:02 +0000176/* Falcon mode definitions */
177#define CONFIG_CMD_SPL
Piotr Wilczekfe601642014-03-07 14:59:48 +0100178#define CONFIG_SYS_SPL_ARGS_ADDR CONFIG_SYS_SDRAM_BASE + 0x100
HeungJun, Kim89f95492012-01-16 21:13:05 +0000179
Lukasz Majewski9960d9a2012-12-11 11:09:48 +0100180/* GPT */
Przemyslaw Marczakaafd2c52014-04-02 10:20:07 +0200181#define CONFIG_RANDOM_UUID
Lukasz Majewski9960d9a2012-12-11 11:09:48 +0100182
Piotr Wilczekfe601642014-03-07 14:59:48 +0100183/* I2C */
184#include <asm/arch/gpio.h>
HeungJun, Kim89f95492012-01-16 21:13:05 +0000185
Heiko Schocherea818db2013-01-29 08:53:15 +0100186#define CONFIG_SYS_I2C
Piotr Wilczek2d8f1e22013-11-20 10:43:49 +0100187#define CONFIG_SYS_I2C_S3C24X0
188#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000
189#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0xFE
190#define CONFIG_MAX_I2C_NUM 8
Heiko Schocherea818db2013-01-29 08:53:15 +0100191#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
192#define CONFIG_SYS_I2C_SOFT_SPEED 50000
Piotr Wilczek2d8f1e22013-11-20 10:43:49 +0100193#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
HeungJun, Kim89f95492012-01-16 21:13:05 +0000194#define CONFIG_SOFT_I2C_READ_REPEATED_START
Łukasz Majewskifd8dca82012-09-04 23:15:21 +0000195#define CONFIG_SYS_I2C_INIT_BOARD
Łukasz Majewskifd8dca82012-09-04 23:15:21 +0000196
Łukasz Majewskifd8dca82012-09-04 23:15:21 +0000197/* I2C FG */
Akshay Saraswat9b97b722014-05-13 10:30:15 +0530198#define CONFIG_SOFT_I2C_GPIO_SCL EXYNOS4_GPIO_Y41
199#define CONFIG_SOFT_I2C_GPIO_SDA EXYNOS4_GPIO_Y40
HeungJun, Kim89f95492012-01-16 21:13:05 +0000200
Piotr Wilczekfe601642014-03-07 14:59:48 +0100201/* POWER */
Łukasz Majewskibe3b51a2012-11-13 03:22:14 +0000202#define CONFIG_POWER
203#define CONFIG_POWER_I2C
204#define CONFIG_POWER_MAX8997
HeungJun, Kim89f95492012-01-16 21:13:05 +0000205
Łukasz Majewski5a773582012-11-13 03:22:07 +0000206#define CONFIG_POWER_FG
207#define CONFIG_POWER_FG_MAX17042
Łukasz Majewski7dcda992012-11-13 03:22:06 +0000208#define CONFIG_POWER_MUIC
209#define CONFIG_POWER_MUIC_MAX8997
Łukasz Majewski61365ff2012-11-13 03:22:08 +0000210#define CONFIG_POWER_BATTERY
211#define CONFIG_POWER_BATTERY_TRATS
HeungJun, Kim89f95492012-01-16 21:13:05 +0000212
Przemyslaw Marczake0021702014-03-25 10:58:22 +0100213/* Security subsystem - enable hw_rand() */
214#define CONFIG_EXYNOS_ACE_SHA
215#define CONFIG_LIB_HW_RAND
216
Przemyslaw Marczak679549d2014-01-22 11:24:12 +0100217/* Common misc for Samsung */
218#define CONFIG_MISC_COMMON
219
220#define CONFIG_MISC_INIT_R
221
Przemyslaw Marczak00e64ab2014-01-22 11:24:18 +0100222/* Download menu - Samsung common */
223#define CONFIG_LCD_MENU
224#define CONFIG_LCD_MENU_BOARD
225
226/* Download menu - definitions for check keys */
227#ifndef __ASSEMBLY__
228#include <power/max8997_pmic.h>
229
230#define KEY_PWR_PMIC_NAME "MAX8997_PMIC"
231#define KEY_PWR_STATUS_REG MAX8997_REG_STATUS1
232#define KEY_PWR_STATUS_MASK (1 << 0)
233#define KEY_PWR_INTERRUPT_REG MAX8997_REG_INT1
234#define KEY_PWR_INTERRUPT_MASK (1 << 0)
235
Akshay Saraswat9b97b722014-05-13 10:30:15 +0530236#define KEY_VOL_UP_GPIO EXYNOS4_GPIO_X20
237#define KEY_VOL_DOWN_GPIO EXYNOS4_GPIO_X21
Przemyslaw Marczak00e64ab2014-01-22 11:24:18 +0100238#endif /* __ASSEMBLY__ */
239
240/* LCD console */
241#define LCD_BPP LCD_COLOR16
242#define CONFIG_SYS_WHITE_ON_BLACK
243
Donghwa Lee51b1cd62012-04-05 19:36:27 +0000244/* LCD */
245#define CONFIG_EXYNOS_FB
246#define CONFIG_LCD
Donghwa Lee90464972012-05-09 19:23:46 +0000247#define CONFIG_CMD_BMP
Przemyslaw Marczak2df21cb2014-01-22 11:24:16 +0100248#define CONFIG_BMP_16BPP
Donghwa Lee51b1cd62012-04-05 19:36:27 +0000249#define CONFIG_FB_ADDR 0x52504000
250#define CONFIG_S6E8AX0
251#define CONFIG_EXYNOS_MIPI_DSIM
Donghwa Lee90464972012-05-09 19:23:46 +0000252#define CONFIG_VIDEO_BMP_GZIP
Przemyslaw Marczak903afe12013-11-29 18:30:43 +0100253#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 160 * 4) + 54)
Donghwa Lee51b1cd62012-04-05 19:36:27 +0000254
HeungJun, Kim89f95492012-01-16 21:13:05 +0000255#endif /* __CONFIG_H */