blob: a7609cae69d19f2d036d16b42cd1bb61d488699b [file] [log] [blame]
wdenk5b1d7132002-11-03 00:07:02 +00001/*
2 * (C) Copyright 2000
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
wdenk5b1d7132002-11-03 00:07:02 +000024/* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
25 * U-Boot port on RPXlite board
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31#define RPXLite_50MHz
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#undef CONFIG_MPC860
39#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
40#define CONFIG_RPXLITE 1
41
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#define CONFIG_SYS_TEXT_BASE 0xfff00000
43
wdenk5b1d7132002-11-03 00:07:02 +000044#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
45#undef CONFIG_8xx_CONS_SMC2
46#undef CONFIG_8xx_CONS_NONE
47#define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
48#if 0
49#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
50#else
51#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
52#endif
53
wdenk5b1d7132002-11-03 00:07:02 +000054#undef CONFIG_BOOTARGS
55#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020056 "bootp; " \
57 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
58 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk5b1d7132002-11-03 00:07:02 +000059 "bootm"
60
61#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk5b1d7132002-11-03 00:07:02 +000063
Wolfgang Denkf47b6612006-03-12 01:48:55 +010064#define CONFIG_BZIP2 /* Include support for bzip2 compressed images */
wdenk5b1d7132002-11-03 00:07:02 +000065#undef CONFIG_WATCHDOG /* watchdog disabled */
66
Jon Loeliger18225e82007-07-09 21:31:24 -050067/*
68 * BOOTP options
69 */
70#define CONFIG_BOOTP_SUBNETMASK
71#define CONFIG_BOOTP_GATEWAY
72#define CONFIG_BOOTP_HOSTNAME
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_BOOTFILESIZE
75
wdenk5b1d7132002-11-03 00:07:02 +000076
Jon Loeligere9a0f8f2007-07-08 15:12:40 -050077/*
78 * Command line configuration.
79 */
80#include <config_cmd_default.h>
81
wdenk5b1d7132002-11-03 00:07:02 +000082
83/*
84 * Miscellaneous configurable options
85 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_SYS_LONGHELP /* undef to save memory */
87#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -050088#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk5b1d7132002-11-03 00:07:02 +000090#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk5b1d7132002-11-03 00:07:02 +000092#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
94#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
95#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk5b1d7132002-11-03 00:07:02 +000096
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
98#define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
wdenk5b1d7132002-11-03 00:07:02 +000099
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100#define CONFIG_SYS_RESET_ADDRESS 0x09900000
wdenk5b1d7132002-11-03 00:07:02 +0000101
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100103
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk5b1d7132002-11-03 00:07:02 +0000105
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk5b1d7132002-11-03 00:07:02 +0000107
108/*
109 * Low Level Configuration Settings
110 * (address mappings, register initial values, etc.)
111 * You should know what you are doing if you make changes here.
112 */
113/*-----------------------------------------------------------------------
114 * Internal Memory Mapped Register
115 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_IMMR 0xFA200000
wdenk5b1d7132002-11-03 00:07:02 +0000117
118/*-----------------------------------------------------------------------
119 * Definitions for initial stack pointer and data area (in DPRAM)
120 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
122#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
123#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
124#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
125#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk5b1d7132002-11-03 00:07:02 +0000126
127/*-----------------------------------------------------------------------
128 * Start addresses for the final memory configuration
129 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk5b1d7132002-11-03 00:07:02 +0000131 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_SDRAM_BASE 0x00000000
133#define CONFIG_SYS_FLASH_BASE 0xFFC00000
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200134#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100136#ifdef CONFIG_BZIP2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve ~4 MB for malloc() */
wdenk5b1d7132002-11-03 00:07:02 +0000138#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100140#endif /* CONFIG_BZIP2 */
wdenk5b1d7132002-11-03 00:07:02 +0000141
142/*
143 * For booting Linux, the board info and command line data
144 * have to be in the first 8 MB of memory, since this is
145 * the maximum mapped by the Linux kernel during initialization.
146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk5b1d7132002-11-03 00:07:02 +0000148
149/*-----------------------------------------------------------------------
150 * FLASH organization
151 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 19 /* max number of sectors on one chip */
wdenk5b1d7132002-11-03 00:07:02 +0000154
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
156#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk5b1d7132002-11-03 00:07:02 +0000157
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_DIRECT_FLASH_TFTP
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100159
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200160#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200161#define CONFIG_ENV_SECT_SIZE 0x40000 /* We use one complete sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100163
164#define CONFIG_ENV_OVERWRITE
wdenk5b1d7132002-11-03 00:07:02 +0000165
166/*-----------------------------------------------------------------------
167 * Cache Configuration
168 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligere9a0f8f2007-07-08 15:12:40 -0500170#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk5b1d7132002-11-03 00:07:02 +0000172#endif
173
174/*-----------------------------------------------------------------------
175 * SYPCR - System Protection Control 11-9
176 * SYPCR can only be written once after reset!
177 *-----------------------------------------------------------------------
178 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
179 */
180#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk5b1d7132002-11-03 00:07:02 +0000182 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
183#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk5b1d7132002-11-03 00:07:02 +0000185#endif
186
187/*-----------------------------------------------------------------------
188 * SIUMCR - SIU Module Configuration 11-6
189 *-----------------------------------------------------------------------
190 * PCMCIA config., multi-function pin tri-state
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10)
wdenk5b1d7132002-11-03 00:07:02 +0000193
194/*-----------------------------------------------------------------------
195 * TBSCR - Time Base Status and Control 11-26
196 *-----------------------------------------------------------------------
197 * Clear Reference Interrupt Status, Timebase freezing enabled
198 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
wdenk5b1d7132002-11-03 00:07:02 +0000200
201/*-----------------------------------------------------------------------
202 * RTCSC - Real-Time Clock Status and Control Register 11-27
203 *-----------------------------------------------------------------------
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205/*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
206#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE)
wdenk5b1d7132002-11-03 00:07:02 +0000207
208/*-----------------------------------------------------------------------
209 * PISCR - Periodic Interrupt Status and Control 11-31
210 *-----------------------------------------------------------------------
211 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
212 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk5b1d7132002-11-03 00:07:02 +0000214
215/*-----------------------------------------------------------------------
216 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
217 *-----------------------------------------------------------------------
218 * Reset PLL lock status sticky bit, timer expired status bit and timer
219 * interrupt status bit
220 *
221 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
222 */
223/* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
wdenk5b1d7132002-11-03 00:07:02 +0000225
226/*-----------------------------------------------------------------------
227 * SCCR - System Clock and reset Control Register 15-27
228 *-----------------------------------------------------------------------
229 * Set clock output, timebase and RTC source and divider,
230 * power management and some other internal clocks
231 */
232#define SCCR_MASK SCCR_EBDF00
233/* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_SCCR (SCCR_COM11 | SCCR_TBS)
wdenk5b1d7132002-11-03 00:07:02 +0000235
236/*-----------------------------------------------------------------------
237 * PCMCIA stuff
238 *-----------------------------------------------------------------------
239 *
240 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
242#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
243#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
244#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
245#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
246#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
247#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
248#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk5b1d7132002-11-03 00:07:02 +0000249
250/*-----------------------------------------------------------------------
251 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
252 *-----------------------------------------------------------------------
253 */
254
255#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
256
257#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
258#undef CONFIG_IDE_LED /* LED for ide not supported */
259#undef CONFIG_IDE_RESET /* reset for ide not supported */
260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
262#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk5b1d7132002-11-03 00:07:02 +0000263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk5b1d7132002-11-03 00:07:02 +0000265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk5b1d7132002-11-03 00:07:02 +0000267
268/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk5b1d7132002-11-03 00:07:02 +0000270
271/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk5b1d7132002-11-03 00:07:02 +0000273
274/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk5b1d7132002-11-03 00:07:02 +0000276
277/*-----------------------------------------------------------------------
278 *
279 *-----------------------------------------------------------------------
280 *
281 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282/*#define CONFIG_SYS_DER 0x2002000F*/
283#define CONFIG_SYS_DER 0
wdenk5b1d7132002-11-03 00:07:02 +0000284
285/*
286 * Init Memory Controller:
287 *
288 * BR0 and OR0 (FLASH)
289 */
290
291#define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
wdenk5b1d7132002-11-03 00:07:02 +0000293
294/* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
wdenk5b1d7132002-11-03 00:07:02 +0000296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
298#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
wdenk5b1d7132002-11-03 00:07:02 +0000299
300/*
301 * BR1 and OR1 (SDRAM)
302 *
303 */
304#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
305#define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
306
307/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
wdenk5b1d7132002-11-03 00:07:02 +0000309
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200310#define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
311#define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk5b1d7132002-11-03 00:07:02 +0000312
313/* RPXLITE mem setting */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */
315#define CONFIG_SYS_OR3_PRELIM 0xFFFF8910
316#define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
317#define CONFIG_SYS_OR4_PRELIM 0xFFFE0970
wdenk5b1d7132002-11-03 00:07:02 +0000318
319/*
320 * Memory Periodic Timer Prescaler
321 */
322
323/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_MAMR_PTA 58
wdenk5b1d7132002-11-03 00:07:02 +0000325
326/*
327 * Refresh clock Prescalar
328 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_MPTPR MPTPR_PTP_DIV8
wdenk5b1d7132002-11-03 00:07:02 +0000330
331/*
332 * MAMR settings for SDRAM
333 */
334
335/* 10 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk5b1d7132002-11-03 00:07:02 +0000337 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
338 MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
339
wdenk5b1d7132002-11-03 00:07:02 +0000340/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
341/* Configuration variable added by yooth. */
342/*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
343
344/*
345 * BCSRx
346 *
347 * Board Status and Control Registers
348 *
349 */
350
351#define BCSR0 0xFA400000
352#define BCSR1 0xFA400001
353#define BCSR2 0xFA400002
354#define BCSR3 0xFA400003
355
356#define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200357#define BCSR0_ENNVRAM 0x02 /* CS4# Control */
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100358#define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
359#define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
wdenk5b1d7132002-11-03 00:07:02 +0000360#define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
361#define BCSR0_COLTEST 0x20
362#define BCSR0_ETHLPBK 0x40
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100363#define BCSR0_ETHEN 0x80
wdenk5b1d7132002-11-03 00:07:02 +0000364
365#define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
366#define BCSR1_PCVCTL6 0x02
367#define BCSR1_PCVCTL5 0x04
368#define BCSR1_PCVCTL4 0x08
369#define BCSR1_IPB5SEL 0x10
370
371#define BCSR2_ENPA5HDR 0x08 /* USB Control */
372#define BCSR2_ENUSBCLK 0x10
373#define BCSR2_USBPWREN 0x20
374#define BCSR2_USBSPD 0x40
375#define BCSR2_USBSUSP 0x80
376
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100377#define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
378#define BCSR3_BWNVR 0x02 /* NVRAM Battery */
wdenk5b1d7132002-11-03 00:07:02 +0000379#define BCSR3_RDY_BSY 0x04 /* Flash Operation */
Wolfgang Denkf47b6612006-03-12 01:48:55 +0100380#define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
381#define BCSR3_D27 0x10 /* Dip Switch settings */
382#define BCSR3_D26 0x20
383#define BCSR3_D25 0x40
384#define BCSR3_D24 0x80
wdenk5b1d7132002-11-03 00:07:02 +0000385
386#endif /* __CONFIG_H */