Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 2 | /* |
| 3 | * board/renesas/draak/draak.c |
| 4 | * This file is Draak board support. |
| 5 | * |
| 6 | * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com> |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | 9a3b4ce | 2019-12-28 10:45:01 -0700 | [diff] [blame] | 10 | #include <cpu_func.h> |
Simon Glass | db41d65 | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 11 | #include <hang.h> |
Simon Glass | 691d719 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 12 | #include <init.h> |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 13 | #include <malloc.h> |
| 14 | #include <netdev.h> |
| 15 | #include <dm.h> |
| 16 | #include <dm/platform_data/serial_sh.h> |
| 17 | #include <asm/processor.h> |
| 18 | #include <asm/mach-types.h> |
| 19 | #include <asm/io.h> |
Simon Glass | cd93d62 | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 20 | #include <linux/bitops.h> |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 21 | #include <linux/errno.h> |
| 22 | #include <asm/arch/sys_proto.h> |
| 23 | #include <asm/gpio.h> |
| 24 | #include <asm/arch/gpio.h> |
| 25 | #include <asm/arch/rmobile.h> |
| 26 | #include <asm/arch/rcar-mstp.h> |
| 27 | #include <asm/arch/sh_sdhi.h> |
| 28 | #include <i2c.h> |
| 29 | #include <mmc.h> |
| 30 | |
| 31 | DECLARE_GLOBAL_DATA_PTR; |
| 32 | |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 33 | void s_init(void) |
| 34 | { |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 35 | } |
| 36 | |
| 37 | #define GSX_MSTP112 BIT(12) /* 3DG */ |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 38 | #define SCIF2_MSTP310 BIT(10) /* SCIF2 */ |
| 39 | #define DVFS_MSTP926 BIT(26) |
| 40 | #define HSUSB_MSTP704 BIT(4) /* HSUSB */ |
| 41 | |
| 42 | int board_early_init_f(void) |
| 43 | { |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 44 | #if defined(CONFIG_SYS_I2C) && defined(CONFIG_SYS_I2C_SH) |
| 45 | /* DVFS for reset */ |
Hiroyuki Yokoyama | cf97b22 | 2018-09-26 16:00:09 +0900 | [diff] [blame] | 46 | mstp_clrbits_le32(SMSTPCR9, SMSTPCR9, DVFS_MSTP926); |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 47 | #endif |
| 48 | return 0; |
| 49 | } |
| 50 | |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 51 | /* HSUSB block registers */ |
| 52 | #define HSUSB_REG_LPSTS 0xE6590102 |
| 53 | #define HSUSB_REG_LPSTS_SUSPM_NORMAL BIT(14) |
| 54 | #define HSUSB_REG_UGCTRL2 0xE6590184 |
| 55 | #define HSUSB_REG_UGCTRL2_USB0SEL 0x30 |
| 56 | #define HSUSB_REG_UGCTRL2_USB0SEL_EHCI 0x10 |
| 57 | |
| 58 | int board_init(void) |
| 59 | { |
| 60 | /* adress of boot parameters */ |
| 61 | gd->bd->bi_boot_params = CONFIG_SYS_TEXT_BASE + 0x50000; |
| 62 | |
| 63 | /* USB1 pull-up */ |
| 64 | setbits_le32(PFC_PUEN6, PUEN_USB1_OVC | PUEN_USB1_PWEN); |
| 65 | |
| 66 | /* Configure the HSUSB block */ |
Hiroyuki Yokoyama | cf97b22 | 2018-09-26 16:00:09 +0900 | [diff] [blame] | 67 | mstp_clrbits_le32(SMSTPCR7, SMSTPCR7, HSUSB_MSTP704); |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 68 | /* Choice USB0SEL */ |
| 69 | clrsetbits_le32(HSUSB_REG_UGCTRL2, HSUSB_REG_UGCTRL2_USB0SEL, |
| 70 | HSUSB_REG_UGCTRL2_USB0SEL_EHCI); |
| 71 | /* low power status */ |
| 72 | setbits_le16(HSUSB_REG_LPSTS, HSUSB_REG_LPSTS_SUSPM_NORMAL); |
| 73 | |
| 74 | return 0; |
| 75 | } |
| 76 | |
Marek Vasut | 7387d4c | 2017-10-08 20:41:18 +0200 | [diff] [blame] | 77 | #define RST_BASE 0xE6160000 |
| 78 | #define RST_CA57RESCNT (RST_BASE + 0x40) |
| 79 | #define RST_CA53RESCNT (RST_BASE + 0x44) |
| 80 | #define RST_RSTOUTCR (RST_BASE + 0x58) |
| 81 | #define RST_CA57_CODE 0xA5A5000F |
| 82 | #define RST_CA53_CODE 0x5A5A000F |
| 83 | |
| 84 | void reset_cpu(ulong addr) |
| 85 | { |
| 86 | unsigned long midr, cputype; |
| 87 | |
| 88 | asm volatile("mrs %0, midr_el1" : "=r" (midr)); |
| 89 | cputype = (midr >> 4) & 0xfff; |
| 90 | |
| 91 | if (cputype == 0xd03) |
| 92 | writel(RST_CA53_CODE, RST_CA53RESCNT); |
| 93 | else if (cputype == 0xd07) |
| 94 | writel(RST_CA57_CODE, RST_CA57RESCNT); |
| 95 | else |
| 96 | hang(); |
| 97 | } |