blob: a2e99b59e2a02f7c98bacc1918ad12eed70e793a [file] [log] [blame]
wdenk608c9142003-01-13 23:54:46 +00001/*
2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
37#define CONFIG_V37 1 /* ...on a Marel V37 board */
38
39#define CONFIG_LCD
40#define CONFIG_SHARP_LQ084V1DG21
41#undef CONFIG_LCD_LOGO
42
43/*-----------------------------------------------------------------------------
44 * I2C Configuration
45 *-----------------------------------------------------------------------------
46 */
47#define CONFIG_I2C 1
48#define CFG_I2C_SLAVE 0x2
49
50#define CONFIG_8xx_CONS_SMC1 1
51#undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
52#undef CONFIG_8xx_CONS_NONE
53#define CONFIG_BAUDRATE 9600 /* console baudrate = 115kbps */
54#if 0
55#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
56#else
57#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
58#endif
59
60#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
61#define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
62
63#undef CONFIG_BOOTARGS
64
65#define CONFIG_BOOTCOMMAND \
66 "tftpboot; " \
67 "setenv bootargs console=tty0 " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010068 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
69 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk608c9142003-01-13 23:54:46 +000070 "bootm"
71
72#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
73#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
74
75#undef CONFIG_WATCHDOG /* watchdog disabled */
76
77#define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
78
79#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
80
81#define CONFIG_MAC_PARTITION
82#define CONFIG_DOS_PARTITION
83
84#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
85
86#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
87 CFG_CMD_JFFS2 | \
88 CFG_CMD_DATE )
89
Wolfgang Denk700a0c62005-08-08 01:03:24 +020090/*
91 * JFFS2 partitions
92 *
93 */
94/* No command line, one static partition, whole device */
95#undef CONFIG_JFFS2_CMDLINE
96#define CONFIG_JFFS2_DEV "nor1"
97#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
98#define CONFIG_JFFS2_PART_OFFSET 0x00000000
wdenk608c9142003-01-13 23:54:46 +000099
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200100/* mtdparts command line support */
101/* Note: fake mtd_id used, no linux mtd map file */
102/*
103#define CONFIG_JFFS2_CMDLINE
104#define MTDIDS_DEFAULT "nor1=v37-1"
105#define MTDPARTS_DEFAULT "mtdparts=v37-1:-(jffs2)"
106*/
wdenk608c9142003-01-13 23:54:46 +0000107
108/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
109#include <cmd_confdefs.h>
110
111/*
112 * Miscellaneous configurable options
113 */
114#define CFG_LONGHELP /* undef to save memory */
115#define CFG_PROMPT "=> " /* Monitor Command Prompt */
116#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
117#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
118#else
119#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
120#endif
121#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
122#define CFG_MAXARGS 16 /* max number of command args */
123#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
124
125#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
126#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
127
128#define CFG_LOAD_ADDR 0x100000 /* default load address */
129
130#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
131
132#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
133
134/*
135 * Low Level Configuration Settings
136 * (address mappings, register initial values, etc.)
137 * You should know what you are doing if you make changes here.
138 */
139/*-----------------------------------------------------------------------
140 * Internal Memory Mapped Register
141 */
142#define CFG_IMMR 0xF0000000
143
144/*-----------------------------------------------------------------------
145 * Definitions for initial stack pointer and data area (in DPRAM)
146 */
147#define CFG_INIT_RAM_ADDR CFG_IMMR
148#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
149#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
150#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
151#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
152
153/*-----------------------------------------------------------------------
154 * Start addresses for the final memory configuration
155 * (Set up by the startup code)
156 * Please note that CFG_SDRAM_BASE _must_ start at 0
157 */
158#define CFG_SDRAM_BASE 0x00000000
159#define CFG_FLASH_BASE0 0x40000000
160#define CFG_FLASH_BASE1 0x60000000
161#define CFG_FLASH_BASE CFG_FLASH_BASE1
162
163#if defined(DEBUG)
164#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
165#else
166#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
167#endif
168#define CFG_MONITOR_BASE CFG_FLASH_BASE0
169#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
170
171/*
172 * For booting Linux, the board info and command line data
173 * have to be in the first 8 MB of memory, since this is
174 * the maximum mapped by the Linux kernel during initialization.
175 */
176#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
177
178/*-----------------------------------------------------------------------
179 * FLASH organization
180 */
181#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
182#define CFG_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
183
184#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
185#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
186
187#define CFG_ENV_IS_IN_NVRAM 1
188#define CFG_ENV_ADDR 0x80000000/* Address of Environment */
189#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
190
191#define CFG_ENV_OFFSET 0
192
193/*-----------------------------------------------------------------------
194 * Cache Configuration
195 */
196#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
197#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
198#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
199#endif
200
201/*-----------------------------------------------------------------------
202 * SYPCR - System Protection Control 11-9
203 * SYPCR can only be written once after reset!
204 *-----------------------------------------------------------------------
205 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
206 */
207#if defined(CONFIG_WATCHDOG)
208#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
209 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
210#else
211#define CFG_SYPCR 0xFFFFFF88
212#endif
213
214/*-----------------------------------------------------------------------
215 * SIUMCR - SIU Module Configuration 11-6
216 *-----------------------------------------------------------------------
217 * PCMCIA config., multi-function pin tri-state
218 */
219#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_FRC | SIUMCR_GB5E)
220
221/*-----------------------------------------------------------------------
222 * TBSCR - Time Base Status and Control 11-26
223 *-----------------------------------------------------------------------
224 * Clear Reference Interrupt Status, Timebase freezing enabled
225 */
226#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
227
228/*-----------------------------------------------------------------------
229 * RTCSC - Real-Time Clock Status and Control Register 11-27
230 *-----------------------------------------------------------------------
231 */
232/*%%%#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
233#define CFG_RTCSC (RTCSC_SEC | RTCSC_RTE)
234
235/*-----------------------------------------------------------------------
236 * PISCR - Periodic Interrupt Status and Control 11-31
237 *-----------------------------------------------------------------------
238 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
239 */
240#define CFG_PISCR (PISCR_PS | PISCR_PITF)
241/*
242#define CFG_PISCR (PISCR_PS | PISCR_PITF)
243*/
244
245/*-----------------------------------------------------------------------
246 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
247 *-----------------------------------------------------------------------
248 * Reset PLL lock status sticky bit, timer expired status bit and timer
249 * interrupt status bit
250 *
251 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
252 */
253/* up to 50 MHz we use a 1:1 clock */
254#define CFG_PLPRCR ( (1524 << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TMIST | PLPRCR_TEXPS )
255
256/*-----------------------------------------------------------------------
257 * SCCR - System Clock and reset Control Register 15-27
258 *-----------------------------------------------------------------------
259 * Set clock output, timebase and RTC source and divider,
260 * power management and some other internal clocks
261 */
262#define SCCR_MASK SCCR_EBDF11
263/* up to 50 MHz we use a 1:1 clock */
264#define CFG_SCCR (SCCR_COM00 | SCCR_TBS)
265
266/*-----------------------------------------------------------------------
267 * PCMCIA stuff
268 *-----------------------------------------------------------------------
269 *
270 */
271#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
272#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
273#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
274#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
275#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
276#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
277#define CFG_PCMCIA_IO_ADDR (0xEC000000)
278#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
279
280/*-----------------------------------------------------------------------
281 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
282 *-----------------------------------------------------------------------
283 */
284
285#undef CONFIG_IDE_PCCARD /* Use IDE with PC Card Adapter */
286
287#undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
288#undef CONFIG_IDE_LED /* LED for ide not supported */
289#undef CONFIG_IDE_RESET /* reset for ide not supported */
290
291#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
292#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
293
294#define CFG_ATA_IDE0_OFFSET 0x0000
295
296#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
297
298/* Offset for data I/O */
299#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
300
301/* Offset for normal register accesses */
302#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
303
304/* Offset for alternate registers */
305#define CFG_ATA_ALT_OFFSET 0x0100
306
307/*-----------------------------------------------------------------------
308 *
309 *-----------------------------------------------------------------------
310 *
311 */
wdenk2535d602003-07-17 23:16:40 +0000312#define CFG_DER 0
wdenk608c9142003-01-13 23:54:46 +0000313
314/*
315 * Init Memory Controller:
316 *
317 * BR0 and OR0 (FLASH)
318 */
319
320#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
321#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
322
323#define CFG_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
324
325#define CFG_OR_TIMING_FLASH 0xF56
326
327#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
328#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V)
329
330#define CFG_OR5_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
331#define CFG_BR5_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V)
332
333/*
334 * BR1 and OR1 (Battery backed SRAM)
335 */
336#define CFG_BR1_PRELIM 0x80000401
337#define CFG_OR1_PRELIM 0xFFC00736
338
339/*
340 * BR2 and OR2 (SDRAM)
341 */
342#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
343#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB */
344
345#define CFG_OR_TIMING_SDRAM 0x00000A00
346
347#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
348#define CFG_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
349
350/* Marel V37 mem setting */
351
352#define CFG_BR3_CAN 0xC0000401
353#define CFG_OR3_CAN 0xFFFF0724
354
355/*
356#define CFG_BR3_PRELIM 0xFA400001
357#define CFG_OR3_PRELIM 0xFFFF8910
358#define CFG_BR4_PRELIM 0xFA000401
359#define CFG_OR4_PRELIM 0xFFFE0970
360*/
361
362/*
363 * Memory Periodic Timer Prescaler
364 */
365
366/* periodic timer for refresh */
367#define CFG_MAMR_PTA 97 /* start with divider for 100 MHz */
368
369/*
370 * Refresh clock Prescalar
371 */
372#define CFG_MPTPR MPTPR_PTP_DIV16
373
374/*
375 * MAMR settings for SDRAM
376 */
377
378/* 10 column SDRAM */
379#define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
380 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
381 MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
382
383/*
384 * Internal Definitions
385 *
386 * Boot Flags
387 */
388#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
389#define BOOTFLAG_WARM 0x02 /* Software reboot */
390
wdenk608c9142003-01-13 23:54:46 +0000391#endif /* __CONFIG_H */