blob: d153fc6bebb68b2c7fe26383a66d8fab2cde0a93 [file] [log] [blame]
roy zang9226e7d2006-11-02 19:11:06 +08001/*
2 * (C) Copyright 2004 Tundra Semiconductor Corp.
3 * Alex Bounine <alexandreb@tundra.com>
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * PCI initialisation for the Tsi108 EMU board.
26 */
27
28#include <config.h>
29
roy zang9226e7d2006-11-02 19:11:06 +080030#include <common.h>
31#include <pci.h>
32#include <asm/io.h>
33#include <tsi108.h>
Gerald Van Baren589c0422008-06-03 20:24:58 -040034#if defined(CONFIG_OF_LIBFDT)
35#include <libfdt.h>
36#include <fdt_support.h>
Wolfgang Denk409ecdc2007-11-18 16:36:27 +010037#endif
roy zang9226e7d2006-11-02 19:11:06 +080038
39struct pci_controller local_hose;
40
roy zangee311212006-12-01 11:47:36 +080041void tsi108_clear_pci_error (void)
roy zang9226e7d2006-11-02 19:11:06 +080042{
43 u32 err_stat, err_addr, pci_stat;
44
45 /*
46 * Quietly clear errors signalled as result of PCI/X configuration read
47 * requests.
48 */
49 /* Read PB Error Log Registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050 err_stat = *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080051 TSI108_PB_REG_OFFSET + PB_ERRCS);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052 err_addr = *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080053 TSI108_PB_REG_OFFSET + PB_AERR);
54 if (err_stat & PB_ERRCS_ES) {
55 /* Clear PCI/X bus errors if applicable */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056 if ((err_addr & 0xFF000000) == CONFIG_SYS_PCI_CFG_BASE) {
roy zang9226e7d2006-11-02 19:11:06 +080057 /* Clear error flag */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058 *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080059 TSI108_PB_REG_OFFSET + PB_ERRCS) =
60 PB_ERRCS_ES;
61
62 /* Clear read error reported in PB_ISR */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063 *(u32 *) (CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080064 TSI108_PB_REG_OFFSET + PB_ISR) =
65 PB_ISR_PBS_RD_ERR;
66
67 /* Clear errors reported by PCI CSR (Normally Master Abort) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068 pci_stat = *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080069 TSI108_PCI_REG_OFFSET +
70 PCI_CSR);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071 *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080072 TSI108_PCI_REG_OFFSET + PCI_CSR) =
73 pci_stat;
74
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020075 *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +
roy zang9226e7d2006-11-02 19:11:06 +080076 TSI108_PCI_REG_OFFSET +
77 PCI_IRP_STAT) = PCI_IRP_STAT_P_CSR;
78 }
79 }
80
81 return;
82}
83
roy zangee311212006-12-01 11:47:36 +080084unsigned int __get_pci_config_dword (u32 addr)
roy zang9226e7d2006-11-02 19:11:06 +080085{
86 unsigned int retval;
87
roy zangee311212006-12-01 11:47:36 +080088 __asm__ __volatile__ (" lwbrx %0,0,%1\n"
roy zang9226e7d2006-11-02 19:11:06 +080089 "1: eieio\n"
90 "2:\n"
91 ".section .fixup,\"ax\"\n"
92 "3: li %0,-1\n"
93 " b 2b\n"
94 ".section __ex_table,\"a\"\n"
95 " .align 2\n"
96 " .long 1b,3b\n"
97 ".text":"=r"(retval):"r"(addr));
98
99 return (retval);
100}
101
roy zangee311212006-12-01 11:47:36 +0800102static int tsi108_read_config_dword (struct pci_controller *hose,
roy zang9226e7d2006-11-02 19:11:06 +0800103 pci_dev_t dev, int offset, u32 * value)
104{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105 dev &= (CONFIG_SYS_PCI_CFG_SIZE - 1);
106 dev |= (CONFIG_SYS_PCI_CFG_BASE | (offset & 0xfc));
roy zang9226e7d2006-11-02 19:11:06 +0800107 *value = __get_pci_config_dword(dev);
108 if (0xFFFFFFFF == *value)
roy zangee311212006-12-01 11:47:36 +0800109 tsi108_clear_pci_error ();
roy zang9226e7d2006-11-02 19:11:06 +0800110 return 0;
111}
112
roy zangee311212006-12-01 11:47:36 +0800113static int tsi108_write_config_dword (struct pci_controller *hose,
roy zang9226e7d2006-11-02 19:11:06 +0800114 pci_dev_t dev, int offset, u32 value)
115{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116 dev &= (CONFIG_SYS_PCI_CFG_SIZE - 1);
117 dev |= (CONFIG_SYS_PCI_CFG_BASE | (offset & 0xfc));
roy zang9226e7d2006-11-02 19:11:06 +0800118
roy zangee311212006-12-01 11:47:36 +0800119 out_le32 ((volatile unsigned *)dev, value);
roy zang9226e7d2006-11-02 19:11:06 +0800120
121 return 0;
122}
123
roy zangee311212006-12-01 11:47:36 +0800124void pci_init_board (void)
roy zang9226e7d2006-11-02 19:11:06 +0800125{
126 struct pci_controller *hose = (struct pci_controller *)&local_hose;
127
128 hose->first_busno = 0;
129 hose->last_busno = 0xff;
130
roy zangee311212006-12-01 11:47:36 +0800131 pci_set_region (hose->regions + 0,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132 CONFIG_SYS_PCI_MEMORY_BUS,
133 CONFIG_SYS_PCI_MEMORY_PHYS,
134 CONFIG_SYS_PCI_MEMORY_SIZE, PCI_REGION_MEM | PCI_REGION_MEMORY);
roy zang9226e7d2006-11-02 19:11:06 +0800135
136 /* PCI memory space */
roy zangee311212006-12-01 11:47:36 +0800137 pci_set_region (hose->regions + 1,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138 CONFIG_SYS_PCI_MEM_BUS,
139 CONFIG_SYS_PCI_MEM_PHYS, CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);
roy zang9226e7d2006-11-02 19:11:06 +0800140
141 /* PCI I/O space */
roy zangee311212006-12-01 11:47:36 +0800142 pci_set_region (hose->regions + 2,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143 CONFIG_SYS_PCI_IO_BUS,
144 CONFIG_SYS_PCI_IO_PHYS, CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);
roy zang9226e7d2006-11-02 19:11:06 +0800145
146 hose->region_count = 3;
147
roy zangee311212006-12-01 11:47:36 +0800148 pci_set_ops (hose,
roy zang9226e7d2006-11-02 19:11:06 +0800149 pci_hose_read_config_byte_via_dword,
150 pci_hose_read_config_word_via_dword,
151 tsi108_read_config_dword,
152 pci_hose_write_config_byte_via_dword,
153 pci_hose_write_config_word_via_dword,
154 tsi108_write_config_dword);
155
roy zangee311212006-12-01 11:47:36 +0800156 pci_register_hose (hose);
roy zang9226e7d2006-11-02 19:11:06 +0800157
roy zangee311212006-12-01 11:47:36 +0800158 hose->last_busno = pci_hose_scan (hose);
roy zang9226e7d2006-11-02 19:11:06 +0800159
roy zangee311212006-12-01 11:47:36 +0800160 debug ("Done PCI initialization\n");
roy zang9226e7d2006-11-02 19:11:06 +0800161 return;
162}
163
Gerald Van Baren589c0422008-06-03 20:24:58 -0400164#if defined(CONFIG_OF_LIBFDT)
165void ft_pci_setup(void *blob, bd_t *bd)
roy zang9226e7d2006-11-02 19:11:06 +0800166{
Gerald Van Baren589c0422008-06-03 20:24:58 -0400167 int nodeoffset;
168 int tmp[2];
169 const char *path;
roy zang9226e7d2006-11-02 19:11:06 +0800170
Gerald Van Baren589c0422008-06-03 20:24:58 -0400171 nodeoffset = fdt_path_offset(blob, "/aliases");
172 if (nodeoffset >= 0) {
173 path = fdt_getprop(blob, nodeoffset, "pci", NULL);
174 if (path) {
175 tmp[0] = cpu_to_be32(local_hose.first_busno);
176 tmp[1] = cpu_to_be32(local_hose.last_busno);
177 do_fixup_by_path(blob, path, "bus-range",
178 &tmp, sizeof(tmp), 1);
179 }
roy zang9226e7d2006-11-02 19:11:06 +0800180 }
roy zang9226e7d2006-11-02 19:11:06 +0800181}
Gerald Van Baren589c0422008-06-03 20:24:58 -0400182#endif /* CONFIG_OF_LIBFDT */