blob: 4e94dfc3280a6a2fd28590d16b09cdbdf9a71782 [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40
41#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
42
43#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
44
45#define CONFIG_BAUDRATE 9600
46#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
47
48#undef CONFIG_BOOTARGS
49#undef CONFIG_BOOTCOMMAND
50
51#define CONFIG_PREBOOT /* enable preboot variable */
52
53#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea20b27a2004-12-16 18:05:42 +000055
56#define CONFIG_MII 1 /* MII PHY management */
57#define CONFIG_PHY_ADDR 0 /* PHY address */
58#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020059#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
60
61#define CONFIG_NET_MULTI 1
62#undef CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +000063
64#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
65
Jon Loeliger5d2ebe12007-07-09 21:16:53 -050066/*
67 * BOOTP options
68 */
69#define CONFIG_BOOTP_SUBNETMASK
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_DNS
74#define CONFIG_BOOTP_DNS2
75#define CONFIG_BOOTP_SEND_HOSTNAME
stroesea20b27a2004-12-16 18:05:42 +000076
stroesea20b27a2004-12-16 18:05:42 +000077
Jon Loeliger49cf7e82007-07-05 19:52:35 -050078/*
79 * Command line configuration.
80 */
81#include <config_cmd_default.h>
82
83#define CONFIG_CMD_DHCP
84#define CONFIG_CMD_PCI
85#define CONFIG_CMD_IRQ
86#define CONFIG_CMD_IDE
87#define CONFIG_CMD_FAT
88#define CONFIG_CMD_ELF
89#define CONFIG_CMD_DATE
Jon Loeliger49cf7e82007-07-05 19:52:35 -050090#define CONFIG_CMD_I2C
91#define CONFIG_CMD_MII
92#define CONFIG_CMD_PING
93#define CONFIG_CMD_BSP
94#define CONFIG_CMD_EEPROM
95
stroesea20b27a2004-12-16 18:05:42 +000096#define CONFIG_MAC_PARTITION
97#define CONFIG_DOS_PARTITION
98
99#define CONFIG_SUPPORT_VFAT
100
101#undef CONFIG_AUTO_UPDATE /* autoupdate via compactflash */
102
stroesea20b27a2004-12-16 18:05:42 +0000103#undef CONFIG_WATCHDOG /* watchdog disabled */
104
105#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
106
107/*
108 * Miscellaneous configurable options
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_LONGHELP /* undef to save memory */
111#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroesea20b27a2004-12-16 18:05:42 +0000112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
114#ifdef CONFIG_SYS_HUSH_PARSER
115#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
stroesea20b27a2004-12-16 18:05:42 +0000116#endif
117
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500118#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000120#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000122#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
125#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea20b27a2004-12-16 18:05:42 +0000128
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +0000130
131#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
132
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
134#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea20b27a2004-12-16 18:05:42 +0000135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
137#define CONFIG_SYS_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
138#define CONFIG_SYS_BASE_BAUD 691200
stroesea20b27a2004-12-16 18:05:42 +0000139
140/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea20b27a2004-12-16 18:05:42 +0000142 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
143 57600, 115200, 230400, 460800, 921600 }
144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
146#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea20b27a2004-12-16 18:05:42 +0000147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesea20b27a2004-12-16 18:05:42 +0000149
150#define CONFIG_LOOPW 1 /* enable loopw command */
151
152#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
153
154/* Only interrupt boot if special string is typed */
Stefan Roesef2302d42008-08-06 14:05:38 +0200155#define CONFIG_AUTOBOOT_KEYED 1
156#define CONFIG_AUTOBOOT_PROMPT \
157 "Autobooting in %d seconds\n", bootdelay
stroesea20b27a2004-12-16 18:05:42 +0000158#undef CONFIG_AUTOBOOT_DELAY_STR
159#undef CONFIG_AUTOBOOT_STOP_STR /* defined via environment var */
160#define CONFIG_AUTOBOOT_STOP_STR2 "esdesd" /* esd special for esd access*/
161
162#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea20b27a2004-12-16 18:05:42 +0000165
166/*-----------------------------------------------------------------------
167 * PCI stuff
168 *-----------------------------------------------------------------------
169 */
170#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
171#define PCI_HOST_FORCE 1 /* configure as pci host */
172#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
173
174#define CONFIG_PCI /* include pci support */
175#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
176#define CONFIG_PCI_PNP /* do pci plug-and-play */
177 /* resource configuration */
178
179#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
180
181#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
182
183#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
186#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
187#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
188#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
189#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
190#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
191#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
192#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
193#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
194#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesea20b27a2004-12-16 18:05:42 +0000195
196/*-----------------------------------------------------------------------
197 * IDE/ATA stuff
198 *-----------------------------------------------------------------------
199 */
200#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
201#undef CONFIG_IDE_LED /* no led for ide supported */
202#define CONFIG_IDE_RESET 1 /* reset for ide supported */
203
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
205#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroesea20b27a2004-12-16 18:05:42 +0000206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
208#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroesea20b27a2004-12-16 18:05:42 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
211#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
212#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroesea20b27a2004-12-16 18:05:42 +0000213
214/*-----------------------------------------------------------------------
215 * Start addresses for the final memory configuration
216 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000218 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_SDRAM_BASE 0x00000000
220#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
222#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
223#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
stroesea20b27a2004-12-16 18:05:42 +0000224
225/*
226 * For booting Linux, the board info and command line data
227 * have to be in the first 8 MB of memory, since this is
228 * the maximum mapped by the Linux kernel during initialization.
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000231/*-----------------------------------------------------------------------
232 * FLASH organization
233 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
235#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
stroesea20b27a2004-12-16 18:05:42 +0000236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
238#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
stroesea20b27a2004-12-16 18:05:42 +0000239
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
241#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
242#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesea20b27a2004-12-16 18:05:42 +0000243/*
244 * The following defines are added for buggy IOP480 byte interface.
245 * All other boards should use the standard values (CPCI405 etc.)
246 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
248#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
249#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
stroesea20b27a2004-12-16 18:05:42 +0000250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000252
stroesea20b27a2004-12-16 18:05:42 +0000253#if 0 /* Use NVRAM for environment variables */
254/*-----------------------------------------------------------------------
255 * NVRAM organization
256 */
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200257#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200258#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
259#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-(CONFIG_ENV_SIZE+8)) /* Env */
stroesea20b27a2004-12-16 18:05:42 +0000261
262#else /* Use EEPROM for environment variables */
263
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200264#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200265#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
266#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
stroesea20b27a2004-12-16 18:05:42 +0000267 /* total size of a CAT24WC16 is 2048 bytes */
268#endif
269
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
271#define CONFIG_SYS_NVRAM_SIZE (32*1024) /* NVRAM size */
272#define CONFIG_SYS_VXWORKS_MAC_PTR (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroesea20b27a2004-12-16 18:05:42 +0000273
274/*-----------------------------------------------------------------------
275 * I2C EEPROM (CAT24WC16) for environment
276 */
277#define CONFIG_HARD_I2C /* I2c with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
279#define CONFIG_SYS_I2C_SLAVE 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000280
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
282#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea20b27a2004-12-16 18:05:42 +0000283/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
285#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea20b27a2004-12-16 18:05:42 +0000286 /* 16 byte page write mode using*/
287 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000289
stroesea20b27a2004-12-16 18:05:42 +0000290/*
291 * Init Memory Controller:
292 *
293 * BR0/1 and OR0/1 (FLASH)
294 */
295
296#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
297#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
298
299/*-----------------------------------------------------------------------
300 * External Bus Controller (EBC) Setup
301 */
302
303/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_EBC_PB0AP 0x92015480
305#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000306
307/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_EBC_PB1AP 0x92015480
309#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000310
311/* Memory Bank 2 (CAN0, 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200312#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
313#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
314#define CONFIG_SYS_LED_ADDR 0xF0000380
stroesea20b27a2004-12-16 18:05:42 +0000315
316/* Memory Bank 3 (CompactFlash IDE) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
318#define CONFIG_SYS_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000319
320/* Memory Bank 4 (NVRAM/RTC) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321/*#define CONFIG_SYS_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
322#define CONFIG_SYS_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
323#define CONFIG_SYS_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000324
325/* Memory Bank 5 (optional Quart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
327#define CONFIG_SYS_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000328
329/* Memory Bank 6 (FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
331#define CONFIG_SYS_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
332#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0400000
stroesea20b27a2004-12-16 18:05:42 +0000333
334/*-----------------------------------------------------------------------
335 * FPGA stuff
336 */
337/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_FPGA_MODE 0x00
339#define CONFIG_SYS_FPGA_STATUS 0x02
340#define CONFIG_SYS_FPGA_TS 0x04
341#define CONFIG_SYS_FPGA_TS_LOW 0x06
342#define CONFIG_SYS_FPGA_TS_CAP0 0x10
343#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
344#define CONFIG_SYS_FPGA_TS_CAP1 0x14
345#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
346#define CONFIG_SYS_FPGA_TS_CAP2 0x18
347#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
348#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
349#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
stroesea20b27a2004-12-16 18:05:42 +0000350
351/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
353#define CONFIG_SYS_FPGA_MODE_DUART_RESET 0x0002
354#define CONFIG_SYS_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
355#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
356#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
357#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
stroesea20b27a2004-12-16 18:05:42 +0000358
359/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
361#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
362#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
363#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
364#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
stroesea20b27a2004-12-16 18:05:42 +0000365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
367#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
stroesea20b27a2004-12-16 18:05:42 +0000368
369/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
371#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
372#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
373#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
374#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesea20b27a2004-12-16 18:05:42 +0000375
376/*-----------------------------------------------------------------------
377 * Definitions for initial stack pointer and data area (in data cache)
378 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
stroesea20b27a2004-12-16 18:05:42 +0000380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
382#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
383#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
384#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
385#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea20b27a2004-12-16 18:05:42 +0000386
stroesea20b27a2004-12-16 18:05:42 +0000387/*
388 * Internal Definitions
389 *
390 * Boot Flags
391 */
392#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
393#define BOOTFLAG_WARM 0x02 /* Software reboot */
394
395#endif /* __CONFIG_H */