Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2013 Freescale Semiconductor, Inc. |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __DDR_H__ |
| 7 | #define __DDR_H__ |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 8 | struct board_specific_parameters { |
| 9 | u32 n_ranks; |
| 10 | u32 datarate_mhz_high; |
| 11 | u32 rank_gb; |
| 12 | u32 clk_adjust; |
| 13 | u32 wrlvl_start; |
| 14 | u32 wrlvl_ctl_2; |
| 15 | u32 wrlvl_ctl_3; |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 16 | }; |
| 17 | |
| 18 | /* |
| 19 | * These tables contain all valid speeds we want to override with board |
| 20 | * specific parameters. datarate_mhz_high values need to be in ascending order |
| 21 | * for each n_ranks group. |
| 22 | */ |
| 23 | |
| 24 | static const struct board_specific_parameters udimm0[] = { |
| 25 | /* |
| 26 | * memory controller 0 |
Priyanka Jain | 96ac18c | 2014-02-26 09:38:37 +0530 | [diff] [blame] | 27 | * num| hi| rank| clk| wrlvl | wrlvl |
| 28 | * ranks| mhz| GB |adjst| start | ctl2 |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 29 | */ |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 30 | #ifdef CONFIG_SYS_FSL_DDR4 |
Shengzhou Liu | e04f9d0 | 2016-05-04 10:20:22 +0800 | [diff] [blame] | 31 | {2, 1600, 4, 8, 6, 0x07090A0c, 0x0e0f100a}, |
Peng Ma | 9390ff7 | 2019-02-21 10:18:27 +0800 | [diff] [blame] | 32 | {1, 1600, 4, 8, 5, 0x0607080B, 0x0C0C0D09}, |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 33 | #elif defined(CONFIG_SYS_FSL_DDR3) |
Shengzhou Liu | e04f9d0 | 2016-05-04 10:20:22 +0800 | [diff] [blame] | 34 | {2, 833, 4, 8, 6, 0x06060607, 0x08080807}, |
| 35 | {2, 833, 0, 8, 6, 0x06060607, 0x08080807}, |
| 36 | {2, 1350, 4, 8, 7, 0x0708080A, 0x0A0B0C09}, |
| 37 | {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09}, |
| 38 | {2, 1666, 4, 8, 7, 0x0808090B, 0x0C0D0E0A}, |
| 39 | {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A}, |
| 40 | {1, 833, 4, 8, 6, 0x06060607, 0x08080807}, |
| 41 | {1, 833, 0, 8, 6, 0x06060607, 0x08080807}, |
| 42 | {1, 1350, 4, 8, 7, 0x0708080A, 0x0A0B0C09}, |
| 43 | {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09}, |
| 44 | {1, 1666, 4, 8, 7, 0x0808090B, 0x0C0D0E0A}, |
| 45 | {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A}, |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 46 | #else |
| 47 | #error DDR type not defined |
| 48 | #endif |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 49 | {} |
| 50 | }; |
| 51 | |
Priyanka Jain | 4b6067a | 2015-06-05 15:29:02 +0530 | [diff] [blame] | 52 | #endif |
| 53 | |
Priyanka Jain | 062ef1a | 2013-10-18 17:19:06 +0530 | [diff] [blame] | 54 | static const struct board_specific_parameters *udimms[] = { |
| 55 | udimm0, |
| 56 | }; |