blob: dc36c6d4a17aa537ccc2edd2cd846605651922f8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Biwen Li9e9771a2020-05-01 20:04:11 +08004 * Copyright 2020 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080022
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023/* support deep sleep */
York Sune5d5f5a2016-11-18 13:01:34 -080024#ifdef CONFIG_ARCH_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080026#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080027
28#ifdef CONFIG_RAMBOOT_PBL
29#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
Shengzhou Liu48c6f322014-11-24 17:11:56 +080030#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080031#define CONFIG_SPL_PAD_TO 0x40000
32#define CONFIG_SPL_MAX_SIZE 0x28000
33#define RESET_VECTOR_OFFSET 0x27FFC
34#define BOOT_PAGE_OFFSET 0x27000
35#ifdef CONFIG_SPL_BUILD
36#define CONFIG_SPL_SKIP_RELOCATE
37#define CONFIG_SPL_COMMON_INIT_DDR
38#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080039#endif
40
Miquel Raynal88718be2019-10-03 19:50:03 +020041#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080042#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080043#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
44#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080045#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sun960286b2016-12-28 08:43:34 -080046#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080047#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080048#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080049#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
50#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080051#endif
52
53#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080054#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080055#define CONFIG_SPL_SPI_FLASH_MINIMAL
56#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080057#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
58#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080059#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080060#ifndef CONFIG_SPL_BUILD
61#define CONFIG_SYS_MPC85XX_NO_RESETVEC
62#endif
York Sun960286b2016-12-28 08:43:34 -080063#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080064#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080065#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080066#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
67#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080068#endif
69
70#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080071#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080072#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080073#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
74#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080075#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080076#ifndef CONFIG_SPL_BUILD
77#define CONFIG_SYS_MPC85XX_NO_RESETVEC
78#endif
York Sun960286b2016-12-28 08:43:34 -080079#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080080#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
York Sun90824052016-12-28 08:43:33 -080081#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiangec90ac72016-09-08 12:55:32 +080082#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
83#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080084#endif
85
86#endif /* CONFIG_RAMBOOT_PBL */
87
Shengzhou Liu48c6f322014-11-24 17:11:56 +080088#ifndef CONFIG_RESET_VECTOR_ADDRESS
89#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
90#endif
91
Shengzhou Liu48c6f322014-11-24 17:11:56 +080092/* PCIe Boot - Master */
93#define CONFIG_SRIO_PCIE_BOOT_MASTER
94/*
95 * for slave u-boot IMAGE instored in master memory space,
96 * PHYS must be aligned based on the SIZE
97 */
98#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
99#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
100#ifdef CONFIG_PHYS_64BIT
101#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
102#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
103#else
104#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
105#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
106#endif
107/*
108 * for slave UCODE and ENV instored in master memory space,
109 * PHYS must be aligned based on the SIZE
110 */
111#ifdef CONFIG_PHYS_64BIT
112#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
113#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
114#else
115#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
116#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
117#endif
118#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
119/* slave core release by master*/
120#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
121#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
122
123/* PCIe Boot - Slave */
124#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
125#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
126#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
127 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
128/* Set 1M boot space for PCIe boot */
129#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
130#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
131 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
132#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800133#endif
134
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800135#ifndef __ASSEMBLY__
136unsigned long get_board_sys_clk(void);
137unsigned long get_board_ddr_clk(void);
138#endif
139
140#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800141#define CONFIG_DDR_CLK_FREQ 100000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800142
143/*
144 * These can be toggled for performance analysis, otherwise use default.
145 */
146#define CONFIG_SYS_CACHE_STASHING
147#define CONFIG_BACKSIDE_L2_CACHE
148#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
149#define CONFIG_BTB /* toggle branch predition */
150#define CONFIG_DDR_ECC
151#ifdef CONFIG_DDR_ECC
152#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
153#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
154#endif
155
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800156/*
157 * Config the L3 Cache as L3 SRAM
158 */
159#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
160#define CONFIG_SYS_L3_SIZE (256 << 10)
161#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500162#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800163#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
164#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
165#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800166
167#ifdef CONFIG_PHYS_64BIT
168#define CONFIG_SYS_DCSRBAR 0xf0000000
169#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
170#endif
171
172/* EEPROM */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800173#define CONFIG_SYS_I2C_EEPROM_NXID
174#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800175
176/*
177 * DDR Setup
178 */
179#define CONFIG_VERY_BIG_RAM
180#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
181#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
182#define CONFIG_DIMM_SLOTS_PER_CTLR 1
183#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sun960286b2016-12-28 08:43:34 -0800184#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800185#define CONFIG_DDR_SPD
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800186#define CONFIG_SYS_SPD_BUS_NUM 0
187#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800188#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800189#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800190#define CONFIG_SYS_DDR_RAW_TIMING
191#define CONFIG_SYS_SDRAM_SIZE 2048
192#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800193
194/*
195 * IFC Definitions
196 */
197#define CONFIG_SYS_FLASH_BASE 0xe8000000
198#ifdef CONFIG_PHYS_64BIT
199#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
200#else
201#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
202#endif
203
204#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
205#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
206 CSPR_PORT_SIZE_16 | \
207 CSPR_MSEL_NOR | \
208 CSPR_V)
209#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
210
211/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800212#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800213#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800214#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800215#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800216 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
217#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800218#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
219 FTIM0_NOR_TEADC(0x5) | \
220 FTIM0_NOR_TEAHC(0x5))
221#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
222 FTIM1_NOR_TRAD_NOR(0x1A) |\
223 FTIM1_NOR_TSEQRAD_NOR(0x13))
224#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
225 FTIM2_NOR_TCH(0x4) | \
226 FTIM2_NOR_TWPH(0x0E) | \
227 FTIM2_NOR_TWP(0x1c))
228#define CONFIG_SYS_NOR_FTIM3 0x0
229
230#define CONFIG_SYS_FLASH_QUIET_TEST
231#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
232
233#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
234#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
235#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
236#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
237
238#define CONFIG_SYS_FLASH_EMPTY_INFO
239#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
240
York Sun960286b2016-12-28 08:43:34 -0800241#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800242/* CPLD on IFC */
243#define CONFIG_SYS_CPLD_BASE 0xffdf0000
244#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
245#define CONFIG_SYS_CSPR2_EXT (0xf)
246#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
247 | CSPR_PORT_SIZE_8 \
248 | CSPR_MSEL_GPCM \
249 | CSPR_V)
250#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
251#define CONFIG_SYS_CSOR2 0x0
252
253/* CPLD Timing parameters for IFC CS2 */
254#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
255 FTIM0_GPCM_TEADC(0x0e) | \
256 FTIM0_GPCM_TEAHC(0x0e))
257#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
258 FTIM1_GPCM_TRAD(0x1f))
259#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
260 FTIM2_GPCM_TCH(0x8) | \
261 FTIM2_GPCM_TWP(0x1f))
262#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800263#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800264
265/* NAND Flash on IFC */
266#define CONFIG_NAND_FSL_IFC
267#define CONFIG_SYS_NAND_BASE 0xff800000
268#ifdef CONFIG_PHYS_64BIT
269#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
270#else
271#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
272#endif
273#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
274#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
275 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
276 | CSPR_MSEL_NAND /* MSEL = NAND */ \
277 | CSPR_V)
278#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
279
York Sun960286b2016-12-28 08:43:34 -0800280#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800281#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
282 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
283 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
284 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
285 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
286 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
287 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800288#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sun90824052016-12-28 08:43:33 -0800289#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530290#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
291 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
292 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800293 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
294 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
295 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
296 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
297#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
298#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800299
300#define CONFIG_SYS_NAND_ONFI_DETECTION
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800301/* ONFI NAND Flash mode0 Timing Params */
302#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
303 FTIM0_NAND_TWP(0x18) | \
304 FTIM0_NAND_TWCHT(0x07) | \
305 FTIM0_NAND_TWH(0x0a))
306#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
307 FTIM1_NAND_TWBE(0x39) | \
308 FTIM1_NAND_TRR(0x0e) | \
309 FTIM1_NAND_TRP(0x18))
310#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
311 FTIM2_NAND_TREH(0x0a) | \
312 FTIM2_NAND_TWHRE(0x1e))
313#define CONFIG_SYS_NAND_FTIM3 0x0
314
315#define CONFIG_SYS_NAND_DDR_LAW 11
316#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
317#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800318
Miquel Raynal88718be2019-10-03 19:50:03 +0200319#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800320#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
321#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
322#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
323#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
324#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
325#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
326#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
327#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
328#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
329#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
330#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
331#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
332#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
333#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
334#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
335#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
336#else
337#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
338#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
339#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
340#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
341#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
342#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
343#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
344#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
345#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
346#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
347#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
348#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
349#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
350#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
351#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
352#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
353#endif
354
355#ifdef CONFIG_SPL_BUILD
356#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
357#else
358#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
359#endif
360
361#if defined(CONFIG_RAMBOOT_PBL)
362#define CONFIG_SYS_RAMBOOT
363#endif
364
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800365#define CONFIG_HWCONFIG
366
367/* define to use L1 as initial stack */
368#define CONFIG_L1_INIT_RAM
369#define CONFIG_SYS_INIT_RAM_LOCK
370#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
371#ifdef CONFIG_PHYS_64BIT
372#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700373#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800374/* The assembler doesn't like typecast */
375#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
376 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
377 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
378#else
York Sunb3142e22015-08-17 13:31:51 -0700379#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800380#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
381#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
382#endif
383#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
384
385#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
386 GENERATED_GBL_DATA_SIZE)
387#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
388
389#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
390#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
391
392/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800393#define CONFIG_SYS_NS16550_SERIAL
394#define CONFIG_SYS_NS16550_REG_SIZE 1
395#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
396
397#define CONFIG_SYS_BAUDRATE_TABLE \
398 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
399
400#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
401#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
402#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
403#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800404
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800405/* Video */
406#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
407#ifdef CONFIG_FSL_DIU_FB
408#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800409#define CONFIG_VIDEO_LOGO
410#define CONFIG_VIDEO_BMP_LOGO
411#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
412/*
413 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
414 * disable empty flash sector detection, which is I/O-intensive.
415 */
416#undef CONFIG_SYS_FLASH_EMPTY_INFO
417#endif
418
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800419/* I2C */
Tom Rini6d5d0c92021-08-18 23:12:35 -0400420#if CONFIG_IS_ENABLED(DM_I2C)
Biwen Li9e9771a2020-05-01 20:04:11 +0800421#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
422#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
423#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800424
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800425#define I2C_PCA6408_BUS_NUM 1
426#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800427
428/* I2C bus multiplexer */
429#define I2C_MUX_CH_DEFAULT 0x8
430
431/*
432 * RTC configuration
433 */
434#define RTC
435#define CONFIG_RTC_DS1337 1
436#define CONFIG_SYS_I2C_RTC_ADDR 0x68
437
438/*
439 * eSPI - Enhanced SPI
440 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800441
442/*
443 * General PCIe
444 * Memory space is mapped 1-1, but I/O space must start from 0.
445 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400446#define CONFIG_PCIE1 /* PCIE controller 1 */
447#define CONFIG_PCIE2 /* PCIE controller 2 */
448#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800449#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800450
451#ifdef CONFIG_PCI
452/* controller 1, direct to uli, tgtid 3, Base address 20000 */
453#ifdef CONFIG_PCIE1
454#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800455#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800456#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800457#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800458#endif
459
460/* controller 2, Slot 2, tgtid 2, Base address 201000 */
461#ifdef CONFIG_PCIE2
462#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800463#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800464#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800465#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800466#endif
467
468/* controller 3, Slot 1, tgtid 1, Base address 202000 */
469#ifdef CONFIG_PCIE3
470#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800471#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800472#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800473#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800474#endif
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000475
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800476#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800477#endif /* CONFIG_PCI */
478
479/*
480 * USB
481 */
482#define CONFIG_HAS_FSL_DR_USB
483
484#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800485#define CONFIG_USB_EHCI_FSL
486#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800487#endif
488
489/*
490 * SDHC
491 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800492#ifdef CONFIG_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800493#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800494#endif
495
496/* Qman/Bman */
497#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500498#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800499#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
500#ifdef CONFIG_PHYS_64BIT
501#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
502#else
503#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
504#endif
505#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500506#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
507#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
508#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
509#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
510#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
511 CONFIG_SYS_BMAN_CENA_SIZE)
512#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
513#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500514#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800515#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
516#ifdef CONFIG_PHYS_64BIT
517#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
518#else
519#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
520#endif
521#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500522#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
523#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
524#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
525#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
526#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
527 CONFIG_SYS_QMAN_CENA_SIZE)
528#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
529#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800530
531#define CONFIG_SYS_DPAA_FMAN
532
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800533/* Default address of microcode for the Linux FMan driver */
534#if defined(CONFIG_SPIFLASH)
535/*
536 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
537 * env, so we got 0x110000.
538 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800539#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
540#define CONFIG_SYS_QE_FW_ADDR 0x130000
541#elif defined(CONFIG_SDCARD)
542/*
543 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
544 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
545 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
546 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800547#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
548#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
Miquel Raynal88718be2019-10-03 19:50:03 +0200549#elif defined(CONFIG_MTD_RAW_NAND)
York Sun960286b2016-12-28 08:43:34 -0800550#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800551#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
552#define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun90824052016-12-28 08:43:33 -0800553#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800554#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
555#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
556#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800557#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
558/*
559 * Slave has no ucode locally, it can fetch this from remote. When implementing
560 * in two corenet boards, slave's ucode could be stored in master's memory
561 * space, the address can be mapped from slave TLB->slave LAW->
562 * slave SRIO or PCIE outbound window->master inbound window->
563 * master LAW->the ucode address in master's memory space.
564 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800565#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
566#else
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800567#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
568#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
569#endif
570#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
571#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
572#endif /* CONFIG_NOBQFMAN */
573
574#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800575#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800576#define RGMII_PHY1_ADDR 0x2
577#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800578#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800579#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800580#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800581#define RGMII_PHY1_ADDR 0x1
582#define SGMII_RTK_PHY_ADDR 0x3
583#define SGMII_AQR_PHY_ADDR 0x2
584#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800585#endif
586
587#ifdef CONFIG_FMAN_ENET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800588#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800589#endif
590
591/*
592 * Dynamic MTD Partition support with mtdparts
593 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800594
595/*
596 * Environment
597 */
598#define CONFIG_LOADS_ECHO /* echo on for serial download */
599#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
600
601/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800602 * Miscellaneous configurable options
603 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800604#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800605
606/*
607 * For booting Linux, the board info and command line data
608 * have to be in the first 64 MB of memory, since this is
609 * the maximum mapped by the Linux kernel during initialization.
610 */
611#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
612#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
613
614#ifdef CONFIG_CMD_KGDB
615#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
616#endif
617
618/*
619 * Environment Configuration
620 */
621#define CONFIG_ROOTPATH "/opt/nfsroot"
622#define CONFIG_BOOTFILE "uImage"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800623#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800624#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800625#define __USB_PHY_TYPE utmi
626
York Sune5d5f5a2016-11-18 13:01:34 -0800627#ifdef CONFIG_ARCH_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800628#define CONFIG_BOARDNAME t1024rdb
629#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800630#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800631#define CONFIG_BOARDNAME t1023rdb
632#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800633#endif
634
635#define CONFIG_EXTRA_ENV_SETTINGS \
636 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800637 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800638 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
639 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
640 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
641 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
642 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
643 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
644 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
645 "netdev=eth0\0" \
646 "tftpflash=tftpboot $loadaddr $uboot && " \
647 "protect off $ubootaddr +$filesize && " \
648 "erase $ubootaddr +$filesize && " \
649 "cp.b $loadaddr $ubootaddr $filesize && " \
650 "protect on $ubootaddr +$filesize && " \
651 "cmp.b $loadaddr $ubootaddr $filesize\0" \
652 "consoledev=ttyS0\0" \
653 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500654 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800655 "bdev=sda3\0"
656
657#define CONFIG_LINUX \
658 "setenv bootargs root=/dev/ram rw " \
659 "console=$consoledev,$baudrate $othbootargs;" \
660 "setenv ramdiskaddr 0x02000000;" \
661 "setenv fdtaddr 0x00c00000;" \
662 "setenv loadaddr 0x1000000;" \
663 "bootm $loadaddr $ramdiskaddr $fdtaddr"
664
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800665#define CONFIG_NFSBOOTCOMMAND \
666 "setenv bootargs root=/dev/nfs rw " \
667 "nfsroot=$serverip:$rootpath " \
668 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
669 "console=$consoledev,$baudrate $othbootargs;" \
670 "tftp $loadaddr $bootfile;" \
671 "tftp $fdtaddr $fdtfile;" \
672 "bootm $loadaddr - $fdtaddr"
673
674#define CONFIG_BOOTCOMMAND CONFIG_LINUX
675
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800676#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530677
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800678#endif /* __T1024RDB_H */