blob: 84fc705a04cb4390b3eb02463c65baf67053830a [file] [log] [blame]
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +09001/*
2 * include/configs/alt.h
3 * This file is alt board configuration.
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
6 *
7 * SPDX-License-Identifier: GPL-2.0
8 */
9
10#ifndef __ALT_H
11#define __ALT_H
12
13#undef DEBUG
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +090014#define CONFIG_ARCH_RMOBILE_BOARD_STRING "Alt"
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090015
Nobuhiro Iwamatsu5ca6dfe2014-11-10 14:34:07 +090016#include "rcar-gen2-common.h"
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090017
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +090018#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
Nobuhiro Iwamatsuc9b59bf2014-10-31 16:16:28 +090019#define CONFIG_SYS_TEXT_BASE 0x70000000
20#else
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090021#define CONFIG_SYS_TEXT_BASE 0xE6304000
Nobuhiro Iwamatsuc9b59bf2014-10-31 16:16:28 +090022#endif
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090023
Nobuhiro Iwamatsu1cc95f62015-10-10 05:58:28 +090024#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
Nobuhiro Iwamatsuc9b59bf2014-10-31 16:16:28 +090025#define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC
26#else
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090027#define CONFIG_SYS_INIT_SP_ADDR 0xE633FFFC
Nobuhiro Iwamatsuc9b59bf2014-10-31 16:16:28 +090028#endif
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090029#define STACK_AREA_SIZE 0xC000
30#define LOW_LEVEL_MERAM_STACK \
31 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
32
33/* MEMORY */
Nobuhiro Iwamatsu5ca6dfe2014-11-10 14:34:07 +090034#define RCAR_GEN2_SDRAM_BASE 0x40000000
35#define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024)
36#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090037
38/* SCIF */
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090039
40/* FLASH */
41#define CONFIG_SPI
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090042#define CONFIG_SH_QSPI
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090043#define CONFIG_SPI_FLASH_QUAD
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090044
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090045/* SH Ether */
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090046#define CONFIG_SH_ETHER_USE_PORT 0
47#define CONFIG_SH_ETHER_PHY_ADDR 0x1
48#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
49#define CONFIG_SH_ETHER_CACHE_WRITEBACK
50#define CONFIG_SH_ETHER_CACHE_INVALIDATE
51#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090052#define CONFIG_BITBANGMII
53#define CONFIG_BITBANGMII_MULTI
54
55/* Board Clock */
56#define RMOBILE_XTAL_CLK 20000000u
57#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
58#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
59#define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2)
60#define CONFIG_P_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 24)
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090061
62#define CONFIG_SYS_TMU_CLK_DIV 4
63
64/* i2c */
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090065#define CONFIG_SYS_I2C
66#define CONFIG_SYS_I2C_SH
67#define CONFIG_SYS_I2C_SLAVE 0x7F
68#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090069#define CONFIG_SYS_I2C_SH_SPEED0 400000
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090070#define CONFIG_SYS_I2C_SH_SPEED1 400000
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +090071#define CONFIG_SYS_I2C_SH_SPEED2 400000
72#define CONFIG_SH_I2C_DATA_HIGH 4
73#define CONFIG_SH_I2C_DATA_LOW 5
74#define CONFIG_SH_I2C_CLOCK 10000000
75
76#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
77
Nobuhiro Iwamatsu7ffc8df2014-10-31 16:30:26 +090078/* USB */
Nobuhiro Iwamatsu7ffc8df2014-10-31 16:30:26 +090079#define CONFIG_USB_EHCI_RMOBILE
80#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
81
Nobuhiro Iwamatsu2b8c0812014-12-03 15:30:30 +090082/* MMCIF */
Nobuhiro Iwamatsu2b8c0812014-12-03 15:30:30 +090083#define CONFIG_SH_MMCIF
84#define CONFIG_SH_MMCIF_ADDR 0xee200000
85#define CONFIG_SH_MMCIF_CLK 48000000
86
Nobuhiro Iwamatsu8e2e5882014-12-02 16:52:24 +090087/* Module stop status bits */
88/* INTC-RT */
89#define CONFIG_SMSTP0_ENA 0x00400000
90/* MSIF */
91#define CONFIG_SMSTP2_ENA 0x00002000
92/* INTC-SYS, IRQC */
93#define CONFIG_SMSTP4_ENA 0x00000180
94/* SCIF2 */
95#define CONFIG_SMSTP7_ENA 0x00080000
96
Nobuhiro Iwamatsu25f96132014-11-19 14:26:33 +090097/* SDHI */
98#define CONFIG_SH_SDHI_FREQ 97500000
99
Nobuhiro Iwamatsucff2f5f2014-06-26 10:23:30 +0900100#endif /* __ALT_H */