blob: 7edfab905027d8a033f2dc178d9fd1793c46a99e [file] [log] [blame]
wdenkf4675562002-10-02 14:20:15 +00001/*
Wolfgang Denk23c5d252014-10-24 15:31:26 +02002 * (C) Copyright 2000-2014
wdenkf4675562002-10-02 14:20:15 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkf4675562002-10-02 14:20:15 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC850 1 /* This is a MPC850 CPU */
21#define CONFIG_TQM850L 1 /* ...on a TQM8xxL module */
22
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0x40000000
24
wdenkf4675562002-10-02 14:20:15 +000025#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
Wolfgang Denk3cb7a482009-07-28 22:13:52 +020026#define CONFIG_SYS_SMC_RXBUFLEN 128
27#define CONFIG_SYS_MAXIDLE 10
wdenkf4675562002-10-02 14:20:15 +000028
wdenkae3af052003-08-07 22:18:11 +000029#define CONFIG_BOOTCOUNT_LIMIT
30
wdenkf4675562002-10-02 14:20:15 +000031
32#define CONFIG_BOARD_TYPES 1 /* support board types */
33
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010034#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkf4675562002-10-02 14:20:15 +000035
36#undef CONFIG_BOOTARGS
wdenk6aff3112002-12-17 01:51:00 +000037
38#define CONFIG_EXTRA_ENV_SETTINGS \
wdenkae3af052003-08-07 22:18:11 +000039 "netdev=eth0\0" \
wdenk6aff3112002-12-17 01:51:00 +000040 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010041 "nfsroot=${serverip}:${rootpath}\0" \
wdenk6aff3112002-12-17 01:51:00 +000042 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010043 "addip=setenv bootargs ${bootargs} " \
44 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
45 ":${hostname}:${netdev}:off panic=1\0" \
wdenk6aff3112002-12-17 01:51:00 +000046 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010047 "bootm ${kernel_addr}\0" \
wdenk6aff3112002-12-17 01:51:00 +000048 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010049 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
50 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk6aff3112002-12-17 01:51:00 +000051 "rootpath=/opt/eldk/ppc_8xx\0" \
Wolfgang Denk29f8f582008-08-09 23:17:32 +020052 "hostname=TQM850L\0" \
53 "bootfile=TQM850L/uImage\0" \
Wolfgang Denkeb6da802007-09-16 02:39:35 +020054 "fdt_addr=40040000\0" \
55 "kernel_addr=40060000\0" \
56 "ramdisk_addr=40200000\0" \
Wolfgang Denk29f8f582008-08-09 23:17:32 +020057 "u-boot=TQM850L/u-image.bin\0" \
58 "load=tftp 200000 ${u-boot}\0" \
59 "update=prot off 40000000 +${filesize};" \
60 "era 40000000 +${filesize};" \
61 "cp.b 200000 40000000 ${filesize};" \
62 "sete filesize;save\0" \
wdenk6aff3112002-12-17 01:51:00 +000063 ""
64#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkf4675562002-10-02 14:20:15 +000065
66#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkf4675562002-10-02 14:20:15 +000068
69#undef CONFIG_WATCHDOG /* watchdog disabled */
70
wdenkf4675562002-10-02 14:20:15 +000071#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
72
Jon Loeliger37d4bb72007-07-09 21:38:02 -050073/*
74 * BOOTP options
75 */
76#define CONFIG_BOOTP_SUBNETMASK
77#define CONFIG_BOOTP_GATEWAY
78#define CONFIG_BOOTP_HOSTNAME
79#define CONFIG_BOOTP_BOOTPATH
80#define CONFIG_BOOTP_BOOTFILESIZE
81
wdenkf4675562002-10-02 14:20:15 +000082#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
83
Jon Loeliger26946902007-07-04 22:30:50 -050084/*
85 * Command line configuration.
86 */
Jon Loeliger26946902007-07-04 22:30:50 -050087#define CONFIG_CMD_DATE
Jon Loeliger26946902007-07-04 22:30:50 -050088#define CONFIG_CMD_IDE
Wolfgang Denk29f8f582008-08-09 23:17:32 +020089#define CONFIG_CMD_JFFS2
wdenkf4675562002-10-02 14:20:15 +000090
Wolfgang Denk29f8f582008-08-09 23:17:32 +020091#define CONFIG_NETCONSOLE
92
wdenkf4675562002-10-02 14:20:15 +000093/*
94 * Miscellaneous configurable options
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk6aff3112002-12-17 01:51:00 +000097
Wolfgang Denk2751a952006-10-28 02:29:14 +020098#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
wdenk6aff3112002-12-17 01:51:00 +000099
Jon Loeliger26946902007-07-04 22:30:50 -0500100#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkf4675562002-10-02 14:20:15 +0000102#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkf4675562002-10-02 14:20:15 +0000104#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
106#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
107#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkf4675562002-10-02 14:20:15 +0000108
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
110#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkf4675562002-10-02 14:20:15 +0000111
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkf4675562002-10-02 14:20:15 +0000113
wdenkf4675562002-10-02 14:20:15 +0000114/*
115 * Low Level Configuration Settings
116 * (address mappings, register initial values, etc.)
117 * You should know what you are doing if you make changes here.
118 */
119/*-----------------------------------------------------------------------
120 * Internal Memory Mapped Register
121 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_IMMR 0xFFF00000
wdenkf4675562002-10-02 14:20:15 +0000123
124/*-----------------------------------------------------------------------
125 * Definitions for initial stack pointer and data area (in DPRAM)
126 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200128#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200129#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkf4675562002-10-02 14:20:15 +0000131
132/*-----------------------------------------------------------------------
133 * Start addresses for the final memory configuration
134 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkf4675562002-10-02 14:20:15 +0000136 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_SDRAM_BASE 0x00000000
138#define CONFIG_SYS_FLASH_BASE 0x40000000
139#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
140#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
141#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkf4675562002-10-02 14:20:15 +0000142
143/*
144 * For booting Linux, the board info and command line data
145 * have to be in the first 8 MB of memory, since this is
146 * the maximum mapped by the Linux kernel during initialization.
147 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkf4675562002-10-02 14:20:15 +0000149
150/*-----------------------------------------------------------------------
151 * FLASH organization
152 */
wdenkf4675562002-10-02 14:20:15 +0000153
Martin Krausee318d9e2007-09-27 11:10:08 +0200154/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200156#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
158#define CONFIG_SYS_FLASH_EMPTY_INFO
159#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
160#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
161#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
wdenkf4675562002-10-02 14:20:15 +0000162
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200163#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200164#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
165#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenkf4675562002-10-02 14:20:15 +0000166
167/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200168#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
169#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenkf4675562002-10-02 14:20:15 +0000170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk67c31032007-09-16 17:10:04 +0200172
Wolfgang Denk7c803be2008-09-16 18:02:19 +0200173#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
174
wdenkf4675562002-10-02 14:20:15 +0000175/*-----------------------------------------------------------------------
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200176 * Dynamic MTD partition support
177 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100178#define CONFIG_CMD_MTDPARTS
Stefan Roese942556a2009-05-12 14:32:58 +0200179#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
180#define CONFIG_FLASH_CFI_MTD
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200181#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
182
183#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
184 "128k(dtb)," \
185 "1664k(kernel)," \
186 "2m(rootfs)," \
Wolfgang Denkcd829192008-08-12 16:08:38 +0200187 "4m(data)"
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200188
189/*-----------------------------------------------------------------------
wdenkf4675562002-10-02 14:20:15 +0000190 * Hardware Information Block
191 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
193#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
194#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenkf4675562002-10-02 14:20:15 +0000195
196/*-----------------------------------------------------------------------
197 * Cache Configuration
198 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger26946902007-07-04 22:30:50 -0500200#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkf4675562002-10-02 14:20:15 +0000202#endif
203
204/*-----------------------------------------------------------------------
205 * SYPCR - System Protection Control 11-9
206 * SYPCR can only be written once after reset!
207 *-----------------------------------------------------------------------
208 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
209 */
210#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkf4675562002-10-02 14:20:15 +0000212 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
213#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkf4675562002-10-02 14:20:15 +0000215#endif
216
217/*-----------------------------------------------------------------------
218 * SIUMCR - SIU Module Configuration 11-6
219 *-----------------------------------------------------------------------
220 * PCMCIA config., multi-function pin tri-state
221 */
222#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkf4675562002-10-02 14:20:15 +0000224#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkf4675562002-10-02 14:20:15 +0000226#endif /* CONFIG_CAN_DRIVER */
227
228/*-----------------------------------------------------------------------
229 * TBSCR - Time Base Status and Control 11-26
230 *-----------------------------------------------------------------------
231 * Clear Reference Interrupt Status, Timebase freezing enabled
232 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkf4675562002-10-02 14:20:15 +0000234
235/*-----------------------------------------------------------------------
236 * RTCSC - Real-Time Clock Status and Control Register 11-27
237 *-----------------------------------------------------------------------
238 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkf4675562002-10-02 14:20:15 +0000240
241/*-----------------------------------------------------------------------
242 * PISCR - Periodic Interrupt Status and Control 11-31
243 *-----------------------------------------------------------------------
244 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
245 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkf4675562002-10-02 14:20:15 +0000247
248/*-----------------------------------------------------------------------
249 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
250 *-----------------------------------------------------------------------
251 * Reset PLL lock status sticky bit, timer expired status bit and timer
252 * interrupt status bit
wdenkf4675562002-10-02 14:20:15 +0000253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkf4675562002-10-02 14:20:15 +0000255
256/*-----------------------------------------------------------------------
257 * SCCR - System Clock and reset Control Register 15-27
258 *-----------------------------------------------------------------------
259 * Set clock output, timebase and RTC source and divider,
260 * power management and some other internal clocks
261 */
262#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenkf4675562002-10-02 14:20:15 +0000264 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
265 SCCR_DFALCD00)
wdenkf4675562002-10-02 14:20:15 +0000266
267/*-----------------------------------------------------------------------
268 * PCMCIA stuff
269 *-----------------------------------------------------------------------
270 *
271 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
273#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
274#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
275#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
276#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
277#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
278#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
279#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkf4675562002-10-02 14:20:15 +0000280
281/*-----------------------------------------------------------------------
282 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
283 *-----------------------------------------------------------------------
284 */
285
Pavel Herrmann8d1165e11a2012-10-09 07:01:56 +0000286#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenkf4675562002-10-02 14:20:15 +0000287#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
288
289#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
290#undef CONFIG_IDE_LED /* LED for ide not supported */
291#undef CONFIG_IDE_RESET /* reset for ide not supported */
292
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
294#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkf4675562002-10-02 14:20:15 +0000295
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkf4675562002-10-02 14:20:15 +0000297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenkf4675562002-10-02 14:20:15 +0000299
300/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkf4675562002-10-02 14:20:15 +0000302
303/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkf4675562002-10-02 14:20:15 +0000305
306/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkf4675562002-10-02 14:20:15 +0000308
wdenkf4675562002-10-02 14:20:15 +0000309/*-----------------------------------------------------------------------
310 *
311 *-----------------------------------------------------------------------
312 *
313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_DER 0
wdenkf4675562002-10-02 14:20:15 +0000315
316/*
317 * Init Memory Controller:
318 *
319 * BR0/1 and OR0/1 (FLASH)
320 */
321
322#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
323#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
324
325/* used to re-map FLASH both when starting from SRAM or FLASH:
326 * restrict access enough to keep SRAM working (if any)
327 * but not too much to meddle with FLASH accesses
328 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
330#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenkf4675562002-10-02 14:20:15 +0000331
332/*
333 * FLASH timing:
334 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenkf4675562002-10-02 14:20:15 +0000336 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenkf4675562002-10-02 14:20:15 +0000337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
339#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
340#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenkf4675562002-10-02 14:20:15 +0000341
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
343#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
344#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenkf4675562002-10-02 14:20:15 +0000345
346/*
347 * BR2/3 and OR2/3 (SDRAM)
348 *
349 */
350#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
351#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
352#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
353
354/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenkf4675562002-10-02 14:20:15 +0000356
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
358#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenkf4675562002-10-02 14:20:15 +0000359
360#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
362#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenkf4675562002-10-02 14:20:15 +0000363#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
365#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
366#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
367#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenkf4675562002-10-02 14:20:15 +0000368 BR_PS_8 | BR_MS_UPMB | BR_V )
369#endif /* CONFIG_CAN_DRIVER */
370
371/*
372 * Memory Periodic Timer Prescaler
373 *
374 * The Divider for PTA (refresh timer) configuration is based on an
375 * example SDRAM configuration (64 MBit, one bank). The adjustment to
376 * the number of chip selects (NCS) and the actually needed refresh
377 * rate is done by setting MPTPR.
378 *
379 * PTA is calculated from
380 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
381 *
382 * gclk CPU clock (not bus clock!)
383 * Trefresh Refresh cycle * 4 (four word bursts used)
384 *
385 * 4096 Rows from SDRAM example configuration
386 * 1000 factor s -> ms
387 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
388 * 4 Number of refresh cycles per period
389 * 64 Refresh cycle in ms per number of rows
390 * --------------------------------------------
391 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
392 *
393 * 50 MHz => 50.000.000 / Divider = 98
394 * 66 Mhz => 66.000.000 / Divider = 129
395 * 80 Mhz => 80.000.000 / Divider = 156
396 */
wdenke9132ea2004-04-24 23:23:30 +0000397
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
399#define CONFIG_SYS_MAMR_PTA 98
wdenkf4675562002-10-02 14:20:15 +0000400
401/*
402 * For 16 MBit, refresh rates could be 31.3 us
403 * (= 64 ms / 2K = 125 / quad bursts).
404 * For a simpler initialization, 15.6 us is used instead.
405 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
407 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenkf4675562002-10-02 14:20:15 +0000408 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200409#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
410#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkf4675562002-10-02 14:20:15 +0000411
412/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
414#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkf4675562002-10-02 14:20:15 +0000415
416/*
417 * MAMR settings for SDRAM
418 */
419
420/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200421#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkf4675562002-10-02 14:20:15 +0000422 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
423 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
424/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkf4675562002-10-02 14:20:15 +0000426 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
427 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
428
Heiko Schocher7026ead2010-02-09 15:50:27 +0100429#define CONFIG_HWCONFIG 1
430
wdenkf4675562002-10-02 14:20:15 +0000431#endif /* __CONFIG_H */