blob: b695d8d34667646b795754f6997d7e01bdc855a6 [file] [log] [blame]
Stefano Babicf9c6fac2011-11-30 23:56:52 +00001/*
2 * Copyright (C) 2011
3 * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
4 *
5 * Copyright (C) 2009 TechNexion Ltd.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefano Babicf9c6fac2011-11-30 23:56:52 +00008 */
9
10#ifndef __TAM3517_H
11#define __TAM3517_H
12
13/*
14 * High Level Configuration Options
15 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000016
17#define CONFIG_SYS_TEXT_BASE 0x80008000
18
Stefano Babicf9c6fac2011-11-30 23:56:52 +000019#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
20
21#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050022#include <asm/arch/omap.h>
Stefano Babicf9c6fac2011-11-30 23:56:52 +000023
Stefano Babicf9c6fac2011-11-30 23:56:52 +000024/* Clock Defines */
25#define V_OSCK 26000000 /* Clock output from T2 */
26#define V_SCLK (V_OSCK >> 1)
27
Stefano Babicf9c6fac2011-11-30 23:56:52 +000028#define CONFIG_MISC_INIT_R
29
30#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
31#define CONFIG_SETUP_MEMORY_TAGS
32#define CONFIG_INITRD_TAG
33#define CONFIG_REVISION_TAG
34
35/*
36 * Size of malloc() pool
37 */
38#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
39#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10) + \
40 2 * 1024 * 1024)
41/*
42 * DDR related
43 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000044#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
45
46/*
47 * Hardware drivers
48 */
49
50/*
51 * NS16550 Configuration
52 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000053#define CONFIG_SYS_NS16550_SERIAL
54#define CONFIG_SYS_NS16550_REG_SIZE (-4)
55#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
56
57/*
58 * select serial console configuration
59 */
60#define CONFIG_CONS_INDEX 1
61#define CONFIG_SYS_NS16550_COM1 OMAP34XX_UART1
62#define CONFIG_SERIAL1 /* UART1 */
63
64/* allow to overwrite serial and ethaddr */
65#define CONFIG_ENV_OVERWRITE
Stefano Babicf9c6fac2011-11-30 23:56:52 +000066#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
67 115200}
Stefano Babicf9c6fac2011-11-30 23:56:52 +000068/* EHCI */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000069#define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO 25
Stefano Babicf9c6fac2011-11-30 23:56:52 +000070
Heiko Schocher6789e842013-10-22 11:03:18 +020071#define CONFIG_SYS_I2C
72#define CONFIG_SYS_OMAP24_I2C_SPEED 400000
73#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
74#define CONFIG_SYS_I2C_OMAP34XX
Stefano Babic8103c6f2012-08-29 01:21:59 +000075#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* base address */
76#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
77#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Stefano Babicf9c6fac2011-11-30 23:56:52 +000078
79/*
80 * Board NAND Info.
81 */
82#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
83 /* to access */
84 /* nand at CS0 */
85
86#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
87 /* NAND devices */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000088
89#define CONFIG_AUTO_COMPLETE
90
91/*
92 * Miscellaneous configurable options
93 */
94#define CONFIG_SYS_LONGHELP /* undef to save memory */
Stefano Babicf9c6fac2011-11-30 23:56:52 +000095#define CONFIG_CMDLINE_EDITING
96#define CONFIG_AUTO_COMPLETE
97#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
98
99/* Print Buffer Size */
100#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
101 sizeof(CONFIG_SYS_PROMPT) + 16)
102#define CONFIG_SYS_MAXARGS 32 /* max number of command */
103 /* args */
104/* Boot Argument Buffer Size */
105#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
106/* memtest works on */
107#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
108#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
109 0x01F00000) /* 31MB */
110
111#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
112 /* address */
113
114/*
115 * AM3517 has 12 GP timers, they can be driven by the system clock
116 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
117 * This rate is divided by a local divisor.
118 */
119#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
120#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000121
122/*
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000123 * Physical Memory Map
124 */
125#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
126#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000127#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
128
129/*
130 * FLASH and environment organization
131 */
132
133/* **** PISMO SUPPORT *** */
Jeroen Hofstee09700512014-05-31 17:08:30 +0200134#define CONFIG_NAND
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000135#define CONFIG_NAND_OMAP_GPMC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000136#define SMNAND_ENV_OFFSET 0x180000 /* environment starts here */
137
138/* Redundant Environment */
139#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
140#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
141#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
142#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
143 2 * CONFIG_SYS_ENV_SECT_SIZE)
144#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
145
146#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
147#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
148#define CONFIG_SYS_INIT_RAM_SIZE 0x800
149#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
150 CONFIG_SYS_INIT_RAM_SIZE - \
151 GENERATED_GBL_DATA_SIZE)
152
153/*
154 * ethernet support, EMAC
155 *
156 */
157#define CONFIG_DRIVER_TI_EMAC
158#define CONFIG_DRIVER_TI_EMAC_USE_RMII
159#define CONFIG_MII
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000160#define CONFIG_BOOTP_DNS
161#define CONFIG_BOOTP_DNS2
162#define CONFIG_BOOTP_SEND_HOSTNAME
163#define CONFIG_NET_RETRY_COUNT 10
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000164
165/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700166#define CONFIG_SPL_FRAMEWORK
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000167#define CONFIG_SPL_CONSOLE
168#define CONFIG_SPL_NAND_SIMPLE
Jeroen Hofstee8ad59c92013-12-21 18:03:09 +0100169#define CONFIG_SPL_NAND_SOFTECC
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000170#define CONFIG_SPL_NAND_WORKSPACE 0x8f07f000 /* below BSS */
171
Scott Wood6f2f01b2012-09-20 19:09:07 -0500172#define CONFIG_SPL_NAND_BASE
173#define CONFIG_SPL_NAND_DRIVERS
174#define CONFIG_SPL_NAND_ECC
Tom Rini983e3702016-11-07 21:34:54 -0500175#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000176
177#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinifa2f81b2016-08-26 13:30:43 -0400178#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
179 CONFIG_SPL_TEXT_BASE)
Stefano Babicf51c8a92016-06-14 09:13:37 +0200180#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000181
182#define CONFIG_SYS_SPL_MALLOC_START 0x8f000000
183#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
184#define CONFIG_SPL_BSS_START_ADDR 0x8f080000 /* end of RAM */
185#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
186
Stefano Babicf51c8a92016-06-14 09:13:37 +0200187#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
188#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
189
190/* FAT */
191#define CONFIG_SPL_FS_LOAD_KERNEL_NAME "uImage"
192#define CONFIG_SPL_FS_LOAD_ARGS_NAME "args"
193
194/* RAW SD card / eMMC */
195#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x900 /* address 0x120000 */
196#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x80 /* address 0x10000 */
197#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 0x80 /* 64KiB */
198
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000199/* NAND boot config */
Stefano Babic55f1b392015-07-26 15:18:15 +0200200#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000201#define CONFIG_SYS_NAND_PAGE_COUNT 64
202#define CONFIG_SYS_NAND_PAGE_SIZE 2048
203#define CONFIG_SYS_NAND_OOBSIZE 64
204#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
205#define CONFIG_SYS_NAND_5_ADDR_CYCLE
206#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
207#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47,\
208 48, 49, 50, 51, 52, 53, 54, 55,\
209 56, 57, 58, 59, 60, 61, 62, 63}
210#define CONFIG_SYS_NAND_ECCSIZE 256
211#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530212#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_SW
Jeroen Hofstee817aa322015-05-30 10:11:25 +0200213#define CONFIG_NAND_OMAP_GPMC_PREFETCH
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000214
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000215#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
216
217#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
218#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
219
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000220#define CONFIG_MTD_PARTITIONS
221#define CONFIG_MTD_DEVICE
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000222
223/* Setup MTD for NAND on the SOM */
224#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
225#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:512k(MLO)," \
Stefano Babic1fdabed2012-02-07 23:29:34 +0000226 "1m(u-boot),256k(env1)," \
227 "256k(env2),6m(kernel),-(rootfs)"
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000228
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000229#define CONFIG_TAM3517_SETTINGS \
230 "netdev=eth0\0" \
231 "nandargs=setenv bootargs root=${nandroot} " \
232 "rootfstype=${nandrootfstype}\0" \
233 "nfsargs=setenv bootargs root=/dev/nfs rw " \
234 "nfsroot=${serverip}:${rootpath}\0" \
235 "ramargs=setenv bootargs root=/dev/ram rw\0" \
236 "addip_sta=setenv bootargs ${bootargs} " \
237 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
238 ":${hostname}:${netdev}:off panic=1\0" \
239 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
240 "addip=if test -n ${ipdyn};then run addip_dyn;" \
241 "else run addip_sta;fi\0" \
242 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
243 "addtty=setenv bootargs ${bootargs}" \
244 " console=ttyO0,${baudrate}\0" \
245 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
246 "loadaddr=82000000\0" \
247 "kernel_addr_r=82000000\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200248 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
249 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000250 "flash_self=run ramargs addip addtty addmtd addmisc;" \
251 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
252 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
253 "bootm ${kernel_addr}\0" \
254 "nandboot=run nandargs addip addtty addmtd addmisc;" \
255 "nand read ${kernel_addr_r} kernel\0" \
256 "bootm ${kernel_addr_r}\0" \
257 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
258 "run nfsargs addip addtty addmtd addmisc;" \
259 "bootm ${kernel_addr_r}\0" \
260 "net_self=if run net_self_load;then " \
261 "run ramargs addip addtty addmtd addmisc;" \
262 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
263 "else echo Images not loades;fi\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200264 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.img\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000265 "load=tftp ${loadaddr} ${u-boot}\0" \
266 "loadmlo=tftp ${loadaddr} ${mlo}\0" \
Marek Vasut93ea89f2012-09-23 17:41:23 +0200267 "mlo=" __stringify(CONFIG_HOSTNAME) "/MLO\0" \
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000268 "uboot_addr=0x80000\0" \
269 "update=nandecc sw;nand erase ${uboot_addr} 100000;" \
270 "nand write ${loadaddr} ${uboot_addr} 80000\0" \
271 "updatemlo=nandecc hw;nand erase 0 20000;" \
272 "nand write ${loadaddr} 0 20000\0" \
273 "upd=if run load;then echo Updating u-boot;if run update;" \
274 "then echo U-Boot updated;" \
275 "else echo Error updating u-boot !;" \
276 "echo Board without bootloader !!;" \
277 "fi;" \
278 "else echo U-Boot not downloaded..exiting;fi\0" \
279
Stefano Babic8103c6f2012-08-29 01:21:59 +0000280/*
281 * this is common code for all TAM3517 boards.
282 * MAC address is stored from manufacturer in
283 * I2C EEPROM
284 */
285#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
Stefano Babic8103c6f2012-08-29 01:21:59 +0000286/*
287 * The I2C EEPROM on the TAM3517 contains
288 * mac address and production data
289 */
290struct tam3517_module_info {
291 char customer[48];
292 char product[48];
293
294 /*
295 * bit 0~47 : sequence number
296 * bit 48~55 : week of year, from 0.
297 * bit 56~63 : year
298 */
299 unsigned long long sequence_number;
300
301 /*
302 * bit 0~7 : revision fixed
303 * bit 8~15 : revision major
304 * bit 16~31 : TNxxx
305 */
306 unsigned int revision;
307 unsigned char eth_addr[4][8];
308 unsigned char _rev[100];
309};
310
Stefano Babic31f5b652012-11-23 05:19:25 +0000311#define TAM3517_READ_EEPROM(info, ret) \
312do { \
Heiko Schocher6789e842013-10-22 11:03:18 +0200313 i2c_init(CONFIG_SYS_OMAP24_I2C_SPEED, CONFIG_SYS_OMAP24_I2C_SLAVE); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000314 if (eeprom_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, \
Stefano Babic31f5b652012-11-23 05:19:25 +0000315 (void *)info, sizeof(*info))) \
316 ret = 1; \
317 else \
318 ret = 0; \
319} while (0)
320
321#define TAM3517_READ_MAC_FROM_EEPROM(info) \
322do { \
323 char buf[80], ethname[20]; \
324 int i; \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000325 memset(buf, 0, sizeof(buf)); \
Stefano Babic31f5b652012-11-23 05:19:25 +0000326 for (i = 0 ; i < ARRAY_SIZE((info)->eth_addr); i++) { \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000327 sprintf(buf, "%02X:%02X:%02X:%02X:%02X:%02X", \
Stefano Babic31f5b652012-11-23 05:19:25 +0000328 (info)->eth_addr[i][5], \
329 (info)->eth_addr[i][4], \
330 (info)->eth_addr[i][3], \
331 (info)->eth_addr[i][2], \
332 (info)->eth_addr[i][1], \
333 (info)->eth_addr[i][0]); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000334 \
335 if (i) \
336 sprintf(ethname, "eth%daddr", i); \
337 else \
Ben Whitten192bc692015-12-30 13:05:58 +0000338 strcpy(ethname, "ethaddr"); \
Stefano Babic8103c6f2012-08-29 01:21:59 +0000339 printf("Setting %s from EEPROM with %s\n", ethname, buf);\
340 setenv(ethname, buf); \
341 } \
342} while (0)
Stefano Babic31f5b652012-11-23 05:19:25 +0000343
344/* The following macros are taken from Technexion's documentation */
345#define TAM3517_sequence_number(info) \
346 ((info)->sequence_number % 0x1000000000000LL)
347#define TAM3517_week_of_year(info) (((info)->sequence_number >> 48) % 0x100)
348#define TAM3517_year(info) ((info)->sequence_number >> 56)
349#define TAM3517_revision_fixed(info) ((info)->revision % 0x100)
350#define TAM3517_revision_major(info) (((info)->revision >> 8) % 0x100)
351#define TAM3517_revision_tn(info) ((info)->revision >> 16)
352
353#define TAM3517_PRINT_SOM_INFO(info) \
354do { \
355 printf("Vendor:%s\n", (info)->customer); \
356 printf("SOM: %s\n", (info)->product); \
357 printf("SeqNr: %02llu%02llu%012llu\n", \
358 TAM3517_year(info), \
359 TAM3517_week_of_year(info), \
360 TAM3517_sequence_number(info)); \
361 printf("Rev: TN%u %u.%u\n", \
362 TAM3517_revision_tn(info), \
363 TAM3517_revision_major(info), \
364 TAM3517_revision_fixed(info)); \
365} while (0)
366
Stefano Babic8103c6f2012-08-29 01:21:59 +0000367#endif
368
Stefano Babicf9c6fac2011-11-30 23:56:52 +0000369#endif /* __TAM3517_H */