blob: ca0ab57d49c278b71b28223e79b2a245e1a192a8 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +05302/*
3 * (C) Copyright 2009
4 * Marvell Semiconductor <www.marvell.com>
5 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +05306 */
7
Simon Glassf7ae49f2020-05-10 11:40:05 -06008#include <log.h>
Simon Glass401d1c42020-10-30 21:38:53 -06009#include <asm/global_data.h>
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +053010#include <asm/io.h>
11#include <usb.h>
Simon Glassc05ed002020-05-10 11:40:11 -060012#include <linux/delay.h>
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +053013#include "ehci.h"
Stefan Roesefe11ae22015-06-29 14:58:15 +020014#include <linux/mbus.h>
Lei Wena7efd712011-10-18 20:11:42 +053015#include <asm/arch/cpu.h>
Stefan Roesecd482252015-09-01 11:39:44 +020016#include <dm.h>
Albert ARIBAUD805ad7e2012-01-15 22:08:40 +000017
Trevor Woernerbb0fb4c2020-05-06 08:02:40 -040018#if defined(CONFIG_ARCH_KIRKWOOD)
Stefan Roese3dc23f72014-10-22 12:13:06 +020019#include <asm/arch/soc.h>
Trevor Woernerb16a3312020-05-06 08:02:38 -040020#elif defined(CONFIG_ARCH_ORION5X)
Albert ARIBAUD805ad7e2012-01-15 22:08:40 +000021#include <asm/arch/orion5x.h>
22#endif
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +053023
Albert ARIBAUD74d34422012-01-15 22:08:39 +000024DECLARE_GLOBAL_DATA_PTR;
25
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +053026#define USB_WINDOW_CTRL(i) (0x320 + ((i) << 4))
27#define USB_WINDOW_BASE(i) (0x324 + ((i) << 4))
28#define USB_TARGET_DRAM 0x0
29
Stefan Roesec6cfcc92016-07-18 17:24:56 +020030#define USB2_SBUSCFG_OFF 0x90
31
32#define USB_SBUSCFG_BAWR_OFF 0x6
33#define USB_SBUSCFG_BARD_OFF 0x3
34#define USB_SBUSCFG_AHBBRST_OFF 0x0
35
36#define USB_SBUSCFG_BAWR_ALIGN_64B 0x4
37#define USB_SBUSCFG_BARD_ALIGN_64B 0x4
38#define USB_SBUSCFG_AHBBRST_INCR16 0x7
39
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +053040/*
41 * USB 2.0 Bridge Address Decoding registers setup
42 */
Sven Schwermerfd09c202018-11-21 08:43:56 +010043#if CONFIG_IS_ENABLED(DM_USB)
Stefan Roesefe11ae22015-06-29 14:58:15 +020044
Stefan Roesecd482252015-09-01 11:39:44 +020045struct ehci_mvebu_priv {
46 struct ehci_ctrl ehci;
47 fdt_addr_t hcd_base;
48};
Stefan Roesefe11ae22015-06-29 14:58:15 +020049
Chris Packham515fe1e2022-11-05 17:23:57 +130050#define USB_TO_DRAM_TARGET_ID 0x2
51#define USB_TO_DRAM_ATTR_ID 0x0
52#define USB_DRAM_BASE 0x00000000
53#define USB_DRAM_SIZE 0xfff /* don't overrun u-boot source (was 0xffff) */
54
Stefan Roesefe11ae22015-06-29 14:58:15 +020055/*
56 * Once all the older Marvell SoC's (Orion, Kirkwood) are converted
57 * to the common mvebu archticture including the mbus setup, this
58 * will be the only function needed to configure the access windows
59 */
Chris Packham515fe1e2022-11-05 17:23:57 +130060static void usb_brg_adrdec_setup(struct udevice *dev, void *base)
Stefan Roesefe11ae22015-06-29 14:58:15 +020061{
62 const struct mbus_dram_target_info *dram;
63 int i;
64
65 dram = mvebu_mbus_dram_info();
66
67 for (i = 0; i < 4; i++) {
Stefan Roesecd482252015-09-01 11:39:44 +020068 writel(0, base + USB_WINDOW_CTRL(i));
69 writel(0, base + USB_WINDOW_BASE(i));
Stefan Roesefe11ae22015-06-29 14:58:15 +020070 }
71
Chris Packham515fe1e2022-11-05 17:23:57 +130072 if (device_is_compatible(dev, "marvell,ac5-ehci")) {
73 /*
74 * use decoding window to map dram address seen by usb to 0x0
75 */
Stefan Roesefe11ae22015-06-29 14:58:15 +020076
77 /* Write size, attributes and target id to control register */
Chris Packham515fe1e2022-11-05 17:23:57 +130078 writel((USB_DRAM_SIZE << 16) | (USB_TO_DRAM_ATTR_ID << 8) |
79 (USB_TO_DRAM_TARGET_ID << 4) | 1,
80 base + USB_WINDOW_CTRL(0));
Stefan Roesefe11ae22015-06-29 14:58:15 +020081
82 /* Write base address to base register */
Chris Packham515fe1e2022-11-05 17:23:57 +130083 writel(USB_DRAM_BASE, base + USB_WINDOW_BASE(0));
84
85 debug("## AC5 decoding windows, ctrl[%p]=0x%x, base[%p]=0x%x\n",
86 base + USB_WINDOW_CTRL(0), readl(base + USB_WINDOW_CTRL(0)),
87 base + USB_WINDOW_BASE(0), readl(base + USB_WINDOW_BASE(0)));
88 } else {
89 for (i = 0; i < dram->num_cs; i++) {
90 const struct mbus_dram_window *cs = dram->cs + i;
91
92 /* Write size, attributes and target id to control register */
93 writel(((cs->size - 1) & 0xffff0000) | (cs->mbus_attr << 8) |
94 (dram->mbus_dram_target_id << 4) | 1,
95 base + USB_WINDOW_CTRL(i));
96
97 /* Write base address to base register */
98 writel(cs->base, base + USB_WINDOW_BASE(i));
99 }
Stefan Roesefe11ae22015-06-29 14:58:15 +0200100 }
101}
Stefan Roesecd482252015-09-01 11:39:44 +0200102
Stefan Roesec6cfcc92016-07-18 17:24:56 +0200103static void marvell_ehci_powerup_fixup(struct ehci_ctrl *ctrl,
104 uint32_t *status_reg, uint32_t *reg)
105{
106 struct ehci_mvebu_priv *priv = ctrl->priv;
107
108 /*
109 * Set default value for reg SBUSCFG, which is Control for the AMBA
110 * system bus interface:
111 * BAWR = BARD = 4 : Align rd/wr bursts packets larger than 64 bytes
112 * AHBBRST = 7 : Align AHB burst for packets larger than 64 bytes
113 */
114 writel((USB_SBUSCFG_BAWR_ALIGN_64B << USB_SBUSCFG_BAWR_OFF) |
115 (USB_SBUSCFG_BARD_ALIGN_64B << USB_SBUSCFG_BARD_OFF) |
116 (USB_SBUSCFG_AHBBRST_INCR16 << USB_SBUSCFG_AHBBRST_OFF),
117 priv->hcd_base + USB2_SBUSCFG_OFF);
118
119 mdelay(50);
120}
121
122static struct ehci_ops marvell_ehci_ops = {
123 .powerup_fixup = NULL,
124};
125
Stefan Roesecd482252015-09-01 11:39:44 +0200126static int ehci_mvebu_probe(struct udevice *dev)
127{
128 struct ehci_mvebu_priv *priv = dev_get_priv(dev);
129 struct ehci_hccr *hccr;
130 struct ehci_hcor *hcor;
131
132 /*
133 * Get the base address for EHCI controller from the device node
134 */
Masahiro Yamada25484932020-07-17 14:36:48 +0900135 priv->hcd_base = dev_read_addr(dev);
Stefan Roesecd482252015-09-01 11:39:44 +0200136 if (priv->hcd_base == FDT_ADDR_T_NONE) {
137 debug("Can't get the EHCI register base address\n");
138 return -ENXIO;
139 }
140
Stefan Roesec6cfcc92016-07-18 17:24:56 +0200141 /*
142 * For SoCs without hlock like Armada3700 we need to program the sbuscfg
143 * reg to guarantee AHB master's burst will not overrun or underrun
144 * the FIFO. Otherwise all USB2 write option will fail.
145 * Also, the address decoder doesn't need to get setup with this
146 * SoC, so don't call usb_brg_adrdec_setup().
147 */
Pali Roháraf6d0932022-02-14 11:34:24 +0100148 if (device_is_compatible(dev, "marvell,armada-3700-ehci"))
Stefan Roesec6cfcc92016-07-18 17:24:56 +0200149 marvell_ehci_ops.powerup_fixup = marvell_ehci_powerup_fixup;
150 else
Chris Packham515fe1e2022-11-05 17:23:57 +1300151 usb_brg_adrdec_setup(dev, (void *)priv->hcd_base);
Stefan Roesecd482252015-09-01 11:39:44 +0200152
153 hccr = (struct ehci_hccr *)(priv->hcd_base + 0x100);
154 hcor = (struct ehci_hcor *)
Stefan Roesec6cfcc92016-07-18 17:24:56 +0200155 ((uintptr_t)hccr + HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
Stefan Roesecd482252015-09-01 11:39:44 +0200156
Stefan Roesec6cfcc92016-07-18 17:24:56 +0200157 debug("ehci-marvell: init hccr %lx and hcor %lx hc_length %ld\n",
158 (uintptr_t)hccr, (uintptr_t)hcor,
159 (uintptr_t)HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
Stefan Roesecd482252015-09-01 11:39:44 +0200160
Chris Packham515fe1e2022-11-05 17:23:57 +1300161#define PHY_CALIB_OFFSET 0x808
162 /*
163 * Trigger calibration during each usb start/reset:
164 * BIT 13 to 0, and then to 1
165 */
166 if (device_is_compatible(dev, "marvell,ac5-ehci")) {
167 void *phy_calib_reg = (void *)(priv->hcd_base + PHY_CALIB_OFFSET);
168 u32 val = readl(phy_calib_reg) & (~BIT(13));
169
170 writel(val, phy_calib_reg);
171 writel(val | BIT(13), phy_calib_reg);
172 }
173
Stefan Roesec6cfcc92016-07-18 17:24:56 +0200174 return ehci_register(dev, hccr, hcor, &marvell_ehci_ops, 0,
175 USB_INIT_HOST);
Stefan Roesecd482252015-09-01 11:39:44 +0200176}
177
Stefan Roesecd482252015-09-01 11:39:44 +0200178static const struct udevice_id ehci_usb_ids[] = {
179 { .compatible = "marvell,orion-ehci", },
Pali Roháraf6d0932022-02-14 11:34:24 +0100180 { .compatible = "marvell,armada-3700-ehci", },
Chris Packham515fe1e2022-11-05 17:23:57 +1300181 { .compatible = "marvell,ac5-ehci", },
Stefan Roesecd482252015-09-01 11:39:44 +0200182 { }
183};
184
185U_BOOT_DRIVER(ehci_mvebu) = {
186 .name = "ehci_mvebu",
187 .id = UCLASS_USB,
188 .of_match = ehci_usb_ids,
189 .probe = ehci_mvebu_probe,
Masahiro Yamada40527342016-09-06 22:17:34 +0900190 .remove = ehci_deregister,
Stefan Roesecd482252015-09-01 11:39:44 +0200191 .ops = &ehci_usb_ops,
Simon Glass8a8d24b2020-12-03 16:55:23 -0700192 .plat_auto = sizeof(struct usb_plat),
Simon Glass41575d82020-12-03 16:55:17 -0700193 .priv_auto = sizeof(struct ehci_mvebu_priv),
Stefan Roesecd482252015-09-01 11:39:44 +0200194 .flags = DM_FLAG_ALLOC_PRIV_DMA,
195};
196
Stefan Roesefe11ae22015-06-29 14:58:15 +0200197#else
Anton Schubert8a333712015-07-23 15:02:09 +0200198#define MVUSB_BASE(port) MVUSB0_BASE
199
200static void usb_brg_adrdec_setup(int index)
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530201{
202 int i;
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000203 u32 size, base, attrib;
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530204
205 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
206
207 /* Enable DRAM bank */
208 switch (i) {
209 case 0:
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000210 attrib = MVUSB0_CPU_ATTR_DRAM_CS0;
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530211 break;
212 case 1:
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000213 attrib = MVUSB0_CPU_ATTR_DRAM_CS1;
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530214 break;
215 case 2:
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000216 attrib = MVUSB0_CPU_ATTR_DRAM_CS2;
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530217 break;
218 case 3:
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000219 attrib = MVUSB0_CPU_ATTR_DRAM_CS3;
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530220 break;
221 default:
222 /* invalide bank, disable access */
223 attrib = 0;
224 break;
225 }
226
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000227 size = gd->bd->bi_dram[i].size;
228 base = gd->bd->bi_dram[i].start;
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530229 if ((size) && (attrib))
Stefan Roese82b91432015-07-22 10:01:30 +0200230 writel(MVCPU_WIN_CTRL_DATA(size, USB_TARGET_DRAM,
231 attrib, MVCPU_WIN_ENABLE),
232 MVUSB0_BASE + USB_WINDOW_CTRL(i));
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530233 else
Stefan Roese82b91432015-07-22 10:01:30 +0200234 writel(MVCPU_WIN_DISABLE,
235 MVUSB0_BASE + USB_WINDOW_CTRL(i));
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530236
Stefan Roese82b91432015-07-22 10:01:30 +0200237 writel(base, MVUSB0_BASE + USB_WINDOW_BASE(i));
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530238 }
239}
240
241/*
242 * Create the appropriate control structures to manage
243 * a new EHCI host controller.
244 */
Troy Kisky127efc42013-10-10 15:27:57 -0700245int ehci_hcd_init(int index, enum usb_init_type init,
246 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530247{
Anton Schubert8a333712015-07-23 15:02:09 +0200248 usb_brg_adrdec_setup(index);
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530249
Anton Schubert8a333712015-07-23 15:02:09 +0200250 *hccr = (struct ehci_hccr *)(MVUSB_BASE(index) + 0x100);
Lucas Stach676ae062012-09-26 00:14:35 +0200251 *hcor = (struct ehci_hcor *)((uint32_t) *hccr
252 + HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530253
Albert ARIBAUD74d34422012-01-15 22:08:39 +0000254 debug("ehci-marvell: init hccr %x and hcor %x hc_length %d\n",
Lucas Stach676ae062012-09-26 00:14:35 +0200255 (uint32_t)*hccr, (uint32_t)*hcor,
256 (uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530257
258 return 0;
259}
260
261/*
262 * Destroy the appropriate control structures corresponding
263 * the the EHCI host controller.
264 */
Lucas Stach676ae062012-09-26 00:14:35 +0200265int ehci_hcd_stop(int index)
Prafulla Wadaskar1d8937a2009-06-29 20:56:43 +0530266{
267 return 0;
268}
Stefan Roesecd482252015-09-01 11:39:44 +0200269
Sven Schwermerfd09c202018-11-21 08:43:56 +0100270#endif /* CONFIG_IS_ENABLED(DM_USB) */