blob: 1d7f2c99be4a6418aa5f85287a245269805bb67e [file] [log] [blame]
York Sune2b65ea2015-03-20 19:28:24 -07001/*
2 * Copyright 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
10#include "ls2085a_common.h"
11#include <config_cmd_default.h>
12
13#define CONFIG_IDENT_STRING " LS2085A-RDB"
14#define CONFIG_BOOTP_VCI_STRING "U-boot.LS2085A-RDB"
15
16#undef CONFIG_CONS_INDEX
17#define CONFIG_CONS_INDEX 2
18
19#define CONFIG_DISPLAY_BOARDINFO
20
21#ifndef __ASSEMBLY__
22unsigned long get_board_sys_clk(void);
23#endif
24
25#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
26#define CONFIG_DDR_CLK_FREQ 133333333
27#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
28
29#define CONFIG_DDR_SPD
30#define CONFIG_DDR_ECC
31#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
32#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
33#define SPD_EEPROM_ADDRESS1 0x51
34#define SPD_EEPROM_ADDRESS2 0x52
35#define SPD_EEPROM_ADDRESS3 0x54
36#define SPD_EEPROM_ADDRESS4 0x53 /* Board error */
37#define SPD_EEPROM_ADDRESS5 0x55
38#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
39#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
40#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
41#define CONFIG_DIMM_SLOTS_PER_CTLR 2
42#define CONFIG_CHIP_SELECTS_PER_CTRL 4
43#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
44#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
45
46/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
47
48#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
49#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
50#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
51
52#define CONFIG_SYS_NOR0_CSPR \
53 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
54 CSPR_PORT_SIZE_16 | \
55 CSPR_MSEL_NOR | \
56 CSPR_V)
57#define CONFIG_SYS_NOR0_CSPR_EARLY \
58 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
59 CSPR_PORT_SIZE_16 | \
60 CSPR_MSEL_NOR | \
61 CSPR_V)
62#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
63#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
64 FTIM0_NOR_TEADC(0x5) | \
65 FTIM0_NOR_TEAHC(0x5))
66#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
67 FTIM1_NOR_TRAD_NOR(0x1a) |\
68 FTIM1_NOR_TSEQRAD_NOR(0x13))
69#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
70 FTIM2_NOR_TCH(0x4) | \
71 FTIM2_NOR_TWPH(0x0E) | \
72 FTIM2_NOR_TWP(0x1c))
73#define CONFIG_SYS_NOR_FTIM3 0x04000000
74#define CONFIG_SYS_IFC_CCR 0x01000000
75
76#ifndef CONFIG_SYS_NO_FLASH
77#define CONFIG_FLASH_CFI_DRIVER
78#define CONFIG_SYS_FLASH_CFI
79#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
80#define CONFIG_SYS_FLASH_QUIET_TEST
81#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
82
83#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
84#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
85#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
86#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
87
88#define CONFIG_SYS_FLASH_EMPTY_INFO
89#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
90 CONFIG_SYS_FLASH_BASE + 0x40000000}
91#endif
92
93#define CONFIG_NAND_FSL_IFC
94#define CONFIG_SYS_NAND_MAX_ECCPOS 256
95#define CONFIG_SYS_NAND_MAX_OOBFREE 2
96
97
98#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
99#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
100 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
101 | CSPR_MSEL_NAND /* MSEL = NAND */ \
102 | CSPR_V)
103#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
104
105#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
106 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
107 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
108 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
109 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
110 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
111 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
112
113#define CONFIG_SYS_NAND_ONFI_DETECTION
114
115/* ONFI NAND Flash mode0 Timing Params */
116#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
117 FTIM0_NAND_TWP(0x30) | \
118 FTIM0_NAND_TWCHT(0x0e) | \
119 FTIM0_NAND_TWH(0x14))
120#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
121 FTIM1_NAND_TWBE(0xab) | \
122 FTIM1_NAND_TRR(0x1c) | \
123 FTIM1_NAND_TRP(0x30))
124#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
125 FTIM2_NAND_TREH(0x14) | \
126 FTIM2_NAND_TWHRE(0x3c))
127#define CONFIG_SYS_NAND_FTIM3 0x0
128
129#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
130#define CONFIG_SYS_MAX_NAND_DEVICE 1
131#define CONFIG_MTD_NAND_VERIFY_WRITE
132#define CONFIG_CMD_NAND
133
134#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
135
136#define CONFIG_FSL_QIXIS /* use common QIXIS code */
137#define QIXIS_LBMAP_SWITCH 0x06
138#define QIXIS_LBMAP_MASK 0x0f
139#define QIXIS_LBMAP_SHIFT 0
140#define QIXIS_LBMAP_DFLTBANK 0x00
141#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood32eda7c2015-03-24 13:25:03 -0700142#define QIXIS_LBMAP_NAND 0x09
York Sune2b65ea2015-03-20 19:28:24 -0700143#define QIXIS_RST_CTL_RESET 0x31
144#define QIXIS_RST_CTL_RESET_EN 0x30
145#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
146#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
147#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood32eda7c2015-03-24 13:25:03 -0700148#define QIXIS_RCW_SRC_NAND 0x119
York Sune2b65ea2015-03-20 19:28:24 -0700149#define QIXIS_RST_FORCE_MEM 0x01
150
151#define CONFIG_SYS_CSPR3_EXT (0x0)
152#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
153 | CSPR_PORT_SIZE_8 \
154 | CSPR_MSEL_GPCM \
155 | CSPR_V)
156#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
157 | CSPR_PORT_SIZE_8 \
158 | CSPR_MSEL_GPCM \
159 | CSPR_V)
160
161#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
162#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
163/* QIXIS Timing parameters for IFC CS3 */
164#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
165 FTIM0_GPCM_TEADC(0x0e) | \
166 FTIM0_GPCM_TEAHC(0x0e))
167#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
168 FTIM1_GPCM_TRAD(0x3f))
169#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
170 FTIM2_GPCM_TCH(0xf) | \
171 FTIM2_GPCM_TWP(0x3E))
172#define CONFIG_SYS_CS3_FTIM3 0x0
173
Scott Wood32eda7c2015-03-24 13:25:03 -0700174#if defined(CONFIG_SPL) && defined(CONFIG_NAND)
175#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
176#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
177#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
178#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
179#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
180#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
181#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
182#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
183#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
184#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
185#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
186#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
187#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
188#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
189#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
190#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
191#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
192
193#define CONFIG_ENV_IS_IN_NAND
194#define CONFIG_ENV_OFFSET (2048 * 1024)
195#define CONFIG_ENV_SECT_SIZE 0x20000
196#define CONFIG_ENV_SIZE 0x2000
197#define CONFIG_SPL_PAD_TO 0x80000
198#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
199#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
200#else
York Sune2b65ea2015-03-20 19:28:24 -0700201#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
202#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
203#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
204#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
205#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
206#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
207#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
208#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
209#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
210#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
211#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
212#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
213#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
214#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
215#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
216#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
217#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
218
Scott Wood32eda7c2015-03-24 13:25:03 -0700219#define CONFIG_ENV_IS_IN_FLASH
220#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x200000)
221#define CONFIG_ENV_SECT_SIZE 0x20000
222#define CONFIG_ENV_SIZE 0x2000
223#endif
224
York Sune2b65ea2015-03-20 19:28:24 -0700225/* Debug Server firmware */
226#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
227#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
228
229/* MC firmware */
230#define CONFIG_SYS_LS_MC_FW_IN_NOR
231#define CONFIG_SYS_LS_MC_FW_ADDR 0x580300000ULL
232
233#define CONFIG_SYS_LS_MC_DPL_IN_NOR
234#define CONFIG_SYS_LS_MC_DPL_ADDR 0x580700000ULL
235
236#define CONFIG_SYS_LS_MC_DPC_IN_NOR
237#define CONFIG_SYS_LS_MC_DPC_ADDR 0x580800000ULL
238
239#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
240
241/*
242 * I2C
243 */
244#define I2C_MUX_PCA_ADDR 0x77
245#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
246
247/* I2C bus multiplexer */
248#define I2C_MUX_CH_DEFAULT 0x8
249
250/*
251 * RTC configuration
252 */
253#define RTC
254#define CONFIG_RTC_DS3231 1
255#define CONFIG_SYS_I2C_RTC_ADDR 0x68
256
257/* EEPROM */
258#define CONFIG_ID_EEPROM
259#define CONFIG_CMD_EEPROM
260#define CONFIG_SYS_I2C_EEPROM_NXID
261#define CONFIG_SYS_EEPROM_BUS_NUM 0
262#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
263#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
264#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
265#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
266
York Sune2b65ea2015-03-20 19:28:24 -0700267#define CONFIG_FSL_MEMAC
268#define CONFIG_PCI /* Enable PCIE */
269#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
270
271#ifdef CONFIG_PCI
272#define CONFIG_NET_MULTI
273#define CONFIG_PCI_PNP
274#define CONFIG_E1000
275#define CONFIG_PCI_SCAN_SHOW
276#define CONFIG_CMD_PCI
York Sune2b65ea2015-03-20 19:28:24 -0700277#endif
278
Yangbo Lu8b064602015-03-20 19:28:31 -0700279/* MMC */
280#define CONFIG_MMC
281#ifdef CONFIG_MMC
282#define CONFIG_CMD_MMC
283#define CONFIG_FSL_ESDHC
284#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
285#define CONFIG_GENERIC_MMC
286#define CONFIG_CMD_FAT
287#define CONFIG_DOS_PARTITION
288#endif
York Sune2b65ea2015-03-20 19:28:24 -0700289
290/* Initial environment variables */
291#undef CONFIG_EXTRA_ENV_SETTINGS
292#define CONFIG_EXTRA_ENV_SETTINGS \
293 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
294 "loadaddr=0x80100000\0" \
295 "kernel_addr=0x100000\0" \
296 "ramdisk_addr=0x800000\0" \
297 "ramdisk_size=0x2000000\0" \
298 "fdt_high=0xa0000000\0" \
299 "initrd_high=0xffffffffffffffff\0" \
300 "kernel_start=0x581100000\0" \
301 "kernel_load=0xa0000000\0" \
302 "kernel_size=0x1000000\0"
303
304#endif /* __LS2_RDB_H */