blob: 67f7581130152596a9ace3885088d80bb2d5089b [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
wdenkc6097192002-11-03 00:24:07 +000038#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
39
wdenkc837dcb2004-01-20 23:12:12 +000040#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkc6097192002-11-03 00:24:07 +000041
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
wdenkc6097192002-11-03 00:24:07 +000043
44#define CONFIG_BAUDRATE 9600
45#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
46
wdenkc6097192002-11-03 00:24:07 +000047#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000048#undef CONFIG_BOOTCOMMAND
49
50#define CONFIG_PREBOOT /* enable preboot variable */
wdenkc6097192002-11-03 00:24:07 +000051
52#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
53#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
54
55#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000056#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000057#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020058#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
59
60#define CONFIG_NET_MULTI 1
61#undef CONFIG_HAS_ETH1
wdenkc6097192002-11-03 00:24:07 +000062
wdenkc837dcb2004-01-20 23:12:12 +000063#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
stroesefe389a82003-08-28 14:17:32 +000064 CONFIG_BOOTP_DNS | \
65 CONFIG_BOOTP_DNS2 | \
66 CONFIG_BOOTP_SEND_HOSTNAME )
stroese9919f132003-05-23 11:38:22 +000067
wdenkc6097192002-11-03 00:24:07 +000068#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
stroese9919f132003-05-23 11:38:22 +000069 CFG_CMD_DHCP | \
wdenkc6097192002-11-03 00:24:07 +000070 CFG_CMD_PCI | \
71 CFG_CMD_IRQ | \
72 CFG_CMD_IDE | \
stroesea20b27a2004-12-16 18:05:42 +000073 CFG_CMD_FAT | \
wdenkc6097192002-11-03 00:24:07 +000074 CFG_CMD_ELF | \
stroesead10dd92003-02-14 11:21:23 +000075 CFG_CMD_MII | \
wdenkc837dcb2004-01-20 23:12:12 +000076 CFG_CMD_EEPROM )
wdenkc6097192002-11-03 00:24:07 +000077
78#define CONFIG_MAC_PARTITION
79#define CONFIG_DOS_PARTITION
80
stroesea20b27a2004-12-16 18:05:42 +000081#define CONFIG_SUPPORT_VFAT
82
wdenkc6097192002-11-03 00:24:07 +000083/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
84#include <cmd_confdefs.h>
85
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010086#define CFG_NAND_LEGACY
87
wdenkc837dcb2004-01-20 23:12:12 +000088#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenkc6097192002-11-03 00:24:07 +000089
wdenkc837dcb2004-01-20 23:12:12 +000090#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkc6097192002-11-03 00:24:07 +000091
92/*
93 * Miscellaneous configurable options
94 */
95#define CFG_LONGHELP /* undef to save memory */
96#define CFG_PROMPT "=> " /* Monitor Command Prompt */
97
98#undef CFG_HUSH_PARSER /* use "hush" command parser */
99#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000100#define CFG_PROMPT_HUSH_PS2 "> "
wdenkc6097192002-11-03 00:24:07 +0000101#endif
102
103#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000104#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000105#else
wdenkc837dcb2004-01-20 23:12:12 +0000106#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +0000107#endif
108#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
109#define CFG_MAXARGS 16 /* max number of command args */
110#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
111
wdenkc837dcb2004-01-20 23:12:12 +0000112#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
wdenkc6097192002-11-03 00:24:07 +0000113
wdenkc837dcb2004-01-20 23:12:12 +0000114#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkc6097192002-11-03 00:24:07 +0000115
116#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
117#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
118
wdenkc837dcb2004-01-20 23:12:12 +0000119#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
120#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
121#define CFG_BASE_BAUD 691200
wdenkc6097192002-11-03 00:24:07 +0000122
123/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000124#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000125 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
126 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000127
128#define CFG_LOAD_ADDR 0x100000 /* default load address */
129#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
130
wdenkc837dcb2004-01-20 23:12:12 +0000131#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc6097192002-11-03 00:24:07 +0000132
stroesea20b27a2004-12-16 18:05:42 +0000133#define CONFIG_LOOPW 1 /* enable loopw command */
134
wdenkc6097192002-11-03 00:24:07 +0000135#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
136
137/*-----------------------------------------------------------------------
138 * PCI stuff
139 *-----------------------------------------------------------------------
140 */
stroesea20b27a2004-12-16 18:05:42 +0000141#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
142#define PCI_HOST_FORCE 1 /* configure as pci host */
143#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkc6097192002-11-03 00:24:07 +0000144
stroesea20b27a2004-12-16 18:05:42 +0000145#define CONFIG_PCI /* include pci support */
Matthias Fuchs6f35c532007-06-24 17:41:21 +0200146#define CFG_PCI_PRE_INIT /* pci interrupt mapping etc. */
stroesea20b27a2004-12-16 18:05:42 +0000147#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
148#define CONFIG_PCI_PNP /* do pci plug-and-play */
149 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000150
stroesea20b27a2004-12-16 18:05:42 +0000151#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
wdenkc6097192002-11-03 00:24:07 +0000152
stroesea20b27a2004-12-16 18:05:42 +0000153#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
stroesead10dd92003-02-14 11:21:23 +0000154
stroesea20b27a2004-12-16 18:05:42 +0000155#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
156
157#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
158#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
159#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
160#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese2076d0a2006-01-18 20:03:15 +0100161#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
162#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
stroesea20b27a2004-12-16 18:05:42 +0000163#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
164#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
165#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
166#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenkc6097192002-11-03 00:24:07 +0000167
168/*-----------------------------------------------------------------------
169 * IDE/ATA stuff
170 *-----------------------------------------------------------------------
171 */
wdenkc837dcb2004-01-20 23:12:12 +0000172#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
173#undef CONFIG_IDE_LED /* no led for ide supported */
174#undef CONFIG_IDE_RESET /* no reset for ide supported */
wdenkc6097192002-11-03 00:24:07 +0000175
wdenkc837dcb2004-01-20 23:12:12 +0000176#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
177#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
wdenkc6097192002-11-03 00:24:07 +0000178
wdenkc837dcb2004-01-20 23:12:12 +0000179#define CFG_ATA_BASE_ADDR 0xF0100000
180#define CFG_ATA_IDE0_OFFSET 0x0000
wdenkc6097192002-11-03 00:24:07 +0000181
182#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000183#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
wdenkc6097192002-11-03 00:24:07 +0000184#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
185
186/*-----------------------------------------------------------------------
187 * Start addresses for the final memory configuration
188 * (Set up by the startup code)
189 * Please note that CFG_SDRAM_BASE _must_ start at 0
190 */
191#define CFG_SDRAM_BASE 0x00000000
192#define CFG_FLASH_BASE 0xFFFD0000
193#define CFG_MONITOR_BASE CFG_FLASH_BASE
194#define CFG_MONITOR_LEN (192 * 1024) /* Reserve 196 kB for Monitor */
195#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
196
197/*
198 * For booting Linux, the board info and command line data
199 * have to be in the first 8 MB of memory, since this is
200 * the maximum mapped by the Linux kernel during initialization.
201 */
202#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
203/*-----------------------------------------------------------------------
204 * FLASH organization
205 */
206#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
207#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
208
209#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
210#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
211
wdenkc837dcb2004-01-20 23:12:12 +0000212#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
213#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
214#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkc6097192002-11-03 00:24:07 +0000215/*
216 * The following defines are added for buggy IOP480 byte interface.
217 * All other boards should use the standard values (CPCI405 etc.)
218 */
wdenkc837dcb2004-01-20 23:12:12 +0000219#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
220#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
221#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
wdenkc6097192002-11-03 00:24:07 +0000222
wdenkc837dcb2004-01-20 23:12:12 +0000223#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkc6097192002-11-03 00:24:07 +0000224
stroesea20b27a2004-12-16 18:05:42 +0000225#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
226#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
227#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
228
wdenkc6097192002-11-03 00:24:07 +0000229#if 1 /* Use NVRAM for environment variables */
230/*-----------------------------------------------------------------------
231 * NVRAM organization
232 */
233#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
wdenkc6097192002-11-03 00:24:07 +0000234#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
235#define CFG_ENV_ADDR \
236 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
wdenkc6097192002-11-03 00:24:07 +0000237
238#else /* Use EEPROM for environment variables */
239
stroesea20b27a2004-12-16 18:05:42 +0000240#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
241#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
242#define CFG_ENV_SIZE 0x400 /* 1024 bytes may be used for env vars */
wdenk8bde7f72003-06-27 21:31:46 +0000243 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000244#endif
245
246/*-----------------------------------------------------------------------
247 * I2C EEPROM (CAT24WC08) for environment
248 */
249#define CONFIG_HARD_I2C /* I2c with hardware support */
250#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
251#define CFG_I2C_SLAVE 0x7F
252
253#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
wdenkc837dcb2004-01-20 23:12:12 +0000254#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
255/* mask of address bits that overflow into the "EEPROM chip address" */
wdenkc6097192002-11-03 00:24:07 +0000256#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
257#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
258 /* 16 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000259 /* last 4 bits of the address */
wdenkc6097192002-11-03 00:24:07 +0000260#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
261#define CFG_EEPROM_PAGE_WRITE_ENABLE
262
263/*-----------------------------------------------------------------------
264 * Cache Configuration
265 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200266#define CFG_DCACHE_SIZE 8192 /* For AMCC 405 CPUs */
wdenkc6097192002-11-03 00:24:07 +0000267#define CFG_CACHELINE_SIZE 32 /* ... */
268#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
269#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
270#endif
271
272/*
273 * Init Memory Controller:
274 *
275 * BR0/1 and OR0/1 (FLASH)
276 */
277
278#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
279#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
280
281/*-----------------------------------------------------------------------
282 * External Bus Controller (EBC) Setup
283 */
284
wdenkc837dcb2004-01-20 23:12:12 +0000285/* Memory Bank 0 (Flash Bank 0) initialization */
286#define CFG_EBC_PB0AP 0x92015480
287#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000288
wdenkc837dcb2004-01-20 23:12:12 +0000289/* Memory Bank 1 (Flash Bank 1) initialization */
290#define CFG_EBC_PB1AP 0x92015480
291#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000292
wdenkc837dcb2004-01-20 23:12:12 +0000293/* Memory Bank 2 (CAN0, 1, 2, Codeswitch) initialization */
294#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
295#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000296
wdenkc837dcb2004-01-20 23:12:12 +0000297/* Memory Bank 3 (CompactFlash IDE) initialization */
298#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
299#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
wdenkc6097192002-11-03 00:24:07 +0000300
wdenkc837dcb2004-01-20 23:12:12 +0000301/* Memory Bank 4 (NVRAM) initialization */
302#define CFG_EBC_PB4AP 0x01005280 /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1 */
303#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000304
wdenkc837dcb2004-01-20 23:12:12 +0000305/* Memory Bank 5 (Quart) initialization */
306#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
307#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenkc6097192002-11-03 00:24:07 +0000308
309/*-----------------------------------------------------------------------
310 * FPGA stuff
311 */
312
313/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000314#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
315#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
316#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
317#define CFG_FPGA_INIT 0x00400000 /* FPGA init pin (ppc input) */
318#define CFG_FPGA_DONE 0x00800000 /* FPGA done pin (ppc input) */
wdenkc6097192002-11-03 00:24:07 +0000319
320/*-----------------------------------------------------------------------
321 * Definitions for initial stack pointer and data area (in data cache)
322 */
323#if 1 /* test-only */
wdenkc837dcb2004-01-20 23:12:12 +0000324#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
wdenkc6097192002-11-03 00:24:07 +0000325
wdenkc837dcb2004-01-20 23:12:12 +0000326#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
wdenkc6097192002-11-03 00:24:07 +0000327#else
wdenkc837dcb2004-01-20 23:12:12 +0000328#define CFG_INIT_RAM_ADDR 0x00df0000 /* inside of SDRAM */
wdenkc6097192002-11-03 00:24:07 +0000329#endif
wdenkc837dcb2004-01-20 23:12:12 +0000330#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
wdenkc6097192002-11-03 00:24:07 +0000331#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
332#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000333#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
wdenkc6097192002-11-03 00:24:07 +0000334
335
336/*
337 * Internal Definitions
338 *
339 * Boot Flags
340 */
341#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
342#define BOOTFLAG_WARM 0x02 /* Software reboot */
343
344#endif /* __CONFIG_H */