blob: 08c1bccb2b74ad65998d4bc79fef6c827da96ec7 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08002/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Mingkai Hu4f1d1b72011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wood3e978f52012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
Simon Glass98463902022-10-20 18:22:39 -060015#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_TEXT_BASE
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080016#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gang461632b2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangff65f122012-08-09 05:09:59 +000020/* Set 1M boot space */
Simon Glass98463902022-10-20 18:22:39 -060021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
Liu Gang461632b2012-08-09 05:10:03 +000022#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangff65f122012-08-09 05:09:59 +000025#endif
26
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080028
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080029#ifndef CONFIG_RESET_VECTOR_ADDRESS
30#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
31#endif
32
York Sun51370d52016-12-28 08:43:45 -080033#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080034
35#define CONFIG_SYS_SRIO
36#define CONFIG_SRIO1 /* SRIO port 1 */
37#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gangc8b28152013-05-07 16:30:46 +080038#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4d28db82011-10-14 13:28:52 -050039#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080040
Shaohui Xie44d50f02011-09-13 17:55:11 +080041#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060042#include <linux/stringify.h>
Shaohui Xie44d50f02011-09-13 17:55:11 +080043#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080044
45/*
46 * These can be toggled for performance analysis, otherwise use default.
47 */
Mingkai Hucd420e02011-07-21 17:03:54 -050048#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080049
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080050#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080051
52/*
53 * Config the L3 Cache as L3 SRAM
54 */
55#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
56#ifdef CONFIG_PHYS_64BIT
57#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
58 CONFIG_RAMBOOT_TEXT_BASE)
59#else
60#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
61#endif
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080062
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080063#ifdef CONFIG_PHYS_64BIT
64#define CONFIG_SYS_DCSRBAR 0xf0000000
65#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
66#endif
67
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080068/*
69 * DDR Setup
70 */
71#define CONFIG_VERY_BIG_RAM
72#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
73#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
74
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080075#define SPD_EEPROM_ADDRESS 0x52
76#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
77
78/*
79 * Local Bus Definitions
80 */
81
82/* Set the local bus clock 1/8 of platform clock */
83#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
84
York Sunca1b0b82012-10-26 16:40:15 +000085/*
86 * This board doesn't have a promjet connector.
87 * However, it uses commone corenet board LAW and TLB.
88 * It is necessary to use the same start address with proper offset.
89 */
90#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080091#ifdef CONFIG_PHYS_64BIT
York Sunca1b0b82012-10-26 16:40:15 +000092#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080093#else
94#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
95#endif
96
Mingkai Hu4f1d1b72011-07-07 12:29:15 +080097#define CONFIG_FSL_CPLD
98#define CPLD_BASE 0xffdf0000 /* CPLD registers */
99#ifdef CONFIG_PHYS_64BIT
100#define CPLD_BASE_PHYS 0xfffdf0000ull
101#else
102#define CPLD_BASE_PHYS CPLD_BASE
103#endif
104
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800105#define PIXIS_LBMAP_SWITCH 7
106#define PIXIS_LBMAP_MASK 0xf0
107#define PIXIS_LBMAP_SHIFT 4
108#define PIXIS_LBMAP_ALTBANK 0x40
109
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800110#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
111
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000112/* Nand Flash */
113#ifdef CONFIG_NAND_FSL_ELBC
114#define CONFIG_SYS_NAND_BASE 0xffa00000
115#ifdef CONFIG_PHYS_64BIT
116#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
117#else
118#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
119#endif
120
121#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000122
123/* NAND flash config */
124#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
125 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
126 | BR_PS_8 /* Port Size = 8 bit */ \
127 | BR_MS_FCM /* MSEL = FCM */ \
128 | BR_V) /* valid */
129#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
130 | OR_FCM_PGS /* Large Page*/ \
131 | OR_FCM_CSCT \
132 | OR_FCM_CST \
133 | OR_FCM_CHT \
134 | OR_FCM_SCY_1 \
135 | OR_FCM_TRLX \
136 | OR_FCM_EHTR)
Shaohui Xiec9b2fea2012-02-28 23:28:07 +0000137#endif /* CONFIG_NAND_FSL_ELBC */
138
York Sunca1b0b82012-10-26 16:40:15 +0000139#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800140
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800141#define CONFIG_HWCONFIG
142
143/* define to use L1 as initial stack */
144#define CONFIG_L1_INIT_RAM
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800145#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
146#ifdef CONFIG_PHYS_64BIT
147#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
148#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
149/* The assembler doesn't like typecast */
150#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
151 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
152 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
153#else
154#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
155#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
156#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
157#endif
158#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
159
Tom Rini4c97c8c2022-05-24 14:14:02 -0400160#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800161
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800162/* Serial Port - controlled on board with jumper J8
163 * open - index 2
164 * shorted - index 1
165 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800166#define CONFIG_SYS_NS16550_SERIAL
167#define CONFIG_SYS_NS16550_REG_SIZE 1
168#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
169
170#define CONFIG_SYS_BAUDRATE_TABLE \
171 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
172
173#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
174#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
175#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
176#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
177
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800178/* I2C */
Biwen Li2f3bb4a2020-05-01 20:04:05 +0800179
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800180
181/*
182 * RapidIO
183 */
184#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
185#ifdef CONFIG_PHYS_64BIT
186#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
187#else
188#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
189#endif
190#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
191
192#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
193#ifdef CONFIG_PHYS_64BIT
194#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
195#else
196#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
197#endif
198#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
199
200/*
Liu Gangff65f122012-08-09 05:09:59 +0000201 * for slave u-boot IMAGE instored in master memory space,
202 * PHYS must be aligned based on the SIZE
203 */
Liu Gange4911812014-05-15 14:30:34 +0800204#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
205#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
206#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
207#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangff65f122012-08-09 05:09:59 +0000208/*
209 * for slave UCODE and ENV instored in master memory space,
210 * PHYS must be aligned based on the SIZE
211 */
Liu Gange4911812014-05-15 14:30:34 +0800212#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gangb5f7c872012-08-09 05:10:02 +0000213#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
214#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangff65f122012-08-09 05:09:59 +0000215
216/* slave core release by master*/
Liu Gangb5f7c872012-08-09 05:10:02 +0000217#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
218#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangff65f122012-08-09 05:09:59 +0000219
220/*
Liu Gang461632b2012-08-09 05:10:03 +0000221 * SRIO_PCIE_BOOT - SLAVE
Liu Gangff65f122012-08-09 05:09:59 +0000222 */
Liu Gang461632b2012-08-09 05:10:03 +0000223#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
224#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
225#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
226 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangff65f122012-08-09 05:09:59 +0000227#endif
228
229/*
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800230 * eSPI - Enhanced SPI
231 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800232
233/*
234 * General PCI
235 * Memory space is mapped 1-1, but I/O space must start from 0.
236 */
237
238/* controller 1, direct to uli, tgtid 3, Base address 20000 */
239#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800240#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800241#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800242#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800243
244/* controller 2, Slot 2, tgtid 2, Base address 201000 */
245#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800246#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800247#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800248#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800249
250/* controller 3, Slot 1, tgtid 1, Base address 202000 */
251#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800252#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800253#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800254#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800255
256/* Qman/Bman */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800257#define CONFIG_SYS_BMAN_NUM_PORTALS 10
258#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
259#ifdef CONFIG_PHYS_64BIT
260#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
261#else
262#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
263#endif
264#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500265#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
266#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
267#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
268#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
269#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
270 CONFIG_SYS_BMAN_CENA_SIZE)
271#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
272#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800273#define CONFIG_SYS_QMAN_NUM_PORTALS 10
274#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
275#ifdef CONFIG_PHYS_64BIT
276#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
277#else
278#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
279#endif
280#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500281#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
282#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
283#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
284#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
285#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
286 CONFIG_SYS_QMAN_CENA_SIZE)
287#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
288#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800289
290#define CONFIG_SYS_DPAA_FMAN
291#define CONFIG_SYS_DPAA_PME
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800292
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800293#ifdef CONFIG_FMAN_ENET
294#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
295#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
296#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
297#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
298#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
299
300#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
301#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
302#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
303#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
304
Mingkai Hu0787ecc2011-07-19 16:20:13 +0800305#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
306
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800307#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800308#endif
309
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800310#ifdef CONFIG_MMC
Tom Rini6cc04542022-10-28 20:27:13 -0400311#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800312#endif
313
314/*
315 * Miscellaneous configurable options
316 */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800317
318/*
319 * For booting Linux, the board info and command line data
320 * have to be in the first 64 MB of memory, since this is
321 * the maximum mapped by the Linux kernel during initialization.
322 */
323#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800324
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800325/*
326 * Environment Configuration
327 */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000328#define CONFIG_ROOTPATH "/opt/nfsroot"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800329#define CONFIG_UBOOTPATH u-boot.bin
330
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800331#define __USB_PHY_TYPE utmi
332
333#define CONFIG_EXTRA_ENV_SETTINGS \
334 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
335 "bank_intlv=cs0_cs1\0" \
336 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200337 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Simon Glass98463902022-10-20 18:22:39 -0600338 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800339 "tftpflash=tftpboot $loadaddr $uboot && " \
340 "protect off $ubootaddr +$filesize && " \
341 "erase $ubootaddr +$filesize && " \
342 "cp.b $loadaddr $ubootaddr $filesize && " \
343 "protect on $ubootaddr +$filesize && " \
344 "cmp.b $loadaddr $ubootaddr $filesize\0" \
345 "consoledev=ttyS0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200346 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800347 "usb_dr_mode=host\0" \
348 "ramdiskaddr=2000000\0" \
349 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500350 "fdtaddr=1e00000\0" \
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800351 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips32465842014-05-14 19:33:45 -0500352 "bdev=sda3\0"
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800353
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800354#include <asm/fsl_secure_boot.h>
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800355
Mingkai Hu4f1d1b72011-07-07 12:29:15 +0800356#endif /* __CONFIG_H */