blob: 8161903f805c2f08e9c41b2377f978821cc8384e [file] [log] [blame]
Timur Tabi2ad6b512006-10-31 18:44:42 -06001/*
Kumar Gala4c2e3da2009-07-28 21:49:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006.
Timur Tabi2ad6b512006-10-31 18:44:42 -06003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi2ad6b512006-10-31 18:44:42 -06005 */
6
7/*
Timur Tabi7a78f142007-01-31 15:54:29 -06008 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
Timur Tabi2ad6b512006-10-31 18:44:42 -06009
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
Timur Tabi7a78f142007-01-31 15:54:29 -060018 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060019 0xF001_0000-0xF001_FFFF Local bus expansion slot
Timur Tabi7a78f142007-01-31 15:54:29 -060020 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
Timur Tabi2ad6b512006-10-31 18:44:42 -060023
24 I2C address list:
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010025 Align. Board
26 Bus Addr Part No. Description Length Location
Timur Tabi2ad6b512006-10-31 18:44:42 -060027 ----------------------------------------------------------------
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010028 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
Timur Tabi2ad6b512006-10-31 18:44:42 -060029
Wolfgang Denkdd520bf2006-11-30 18:02:20 +010030 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
Timur Tabi2ad6b512006-10-31 18:44:42 -060036
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
Kim Phillipsfdfaa292015-03-17 12:00:45 -050043#define CONFIG_DISPLAY_BOARDINFO
44
Wolfgang Denk14d0a022010-10-07 21:51:12 +020045#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_LOWBOOT
Timur Tabi7a78f142007-01-31 15:54:29 -060047#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -060048
49/*
50 * High Level Configuration Options
51 */
Peter Tyser2c7920a2009-05-22 17:23:25 -050052#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
Timur Tabi2ad6b512006-10-31 18:44:42 -060053#define CONFIG_MPC8349 /* MPC8349 specific */
54
Wolfgang Denk2ae18242010-10-06 09:05:45 +020055#ifndef CONFIG_SYS_TEXT_BASE
56#define CONFIG_SYS_TEXT_BASE 0xFEF00000
57#endif
58
Joe Hershberger396abba2011-10-11 23:57:15 -050059#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
Timur Tabi2ad6b512006-10-31 18:44:42 -060060
Timur Tabi89c77842008-02-08 13:15:55 -060061#define CONFIG_MISC_INIT_F
62#define CONFIG_MISC_INIT_R
Timur Tabi7a78f142007-01-31 15:54:29 -060063
Timur Tabi89c77842008-02-08 13:15:55 -060064/*
65 * On-board devices
66 */
Timur Tabi7a78f142007-01-31 15:54:29 -060067
68#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -050069/* The CF card interface on the back of the board */
70#define CONFIG_COMPACT_FLASH
Timur Tabi89c77842008-02-08 13:15:55 -060071#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +020072#define CONFIG_SATA_SIL3114 /* SIL3114 SATA controller */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +030073#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
Timur Tabi7a78f142007-01-31 15:54:29 -060074#endif
75
76#define CONFIG_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -060077#define CONFIG_RTC_DS1337
Heiko Schocher00f792e2012-10-24 13:48:22 +020078#define CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -060079#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
80
81/*
82 * Device configurations
83 */
Timur Tabi2ad6b512006-10-31 18:44:42 -060084
85/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020086#ifdef CONFIG_SYS_I2C
87#define CONFIG_SYS_I2C_FSL
88#define CONFIG_SYS_FSL_I2C_SPEED 400000
89#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
90#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
91#define CONFIG_SYS_FSL_I2C2_SPEED 400000
92#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
93#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi2ad6b512006-10-31 18:44:42 -060094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +020096#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
Timur Tabi2ad6b512006-10-31 18:44:42 -060097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
99#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
100#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
101#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
102#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
Joe Hershberger396abba2011-10-11 23:57:15 -0500103#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
104#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600105
Timur Tabi2ad6b512006-10-31 18:44:42 -0600106/* Don't probe these addresses: */
Joe Hershberger396abba2011-10-11 23:57:15 -0500107#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
109 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
Joe Hershberger396abba2011-10-11 23:57:15 -0500110 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
Timur Tabi2ad6b512006-10-31 18:44:42 -0600111/* Bit definitions for the 8574[A] I2C expander */
Joe Hershberger396abba2011-10-11 23:57:15 -0500112 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
113#define I2C_8574_REVISION 0x03
Timur Tabi2ad6b512006-10-31 18:44:42 -0600114#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
115#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
116#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
117#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
118
Timur Tabi2ad6b512006-10-31 18:44:42 -0600119#endif
120
Timur Tabi7a78f142007-01-31 15:54:29 -0600121/* Compact Flash */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600122#ifdef CONFIG_COMPACT_FLASH
123
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_IDE_MAXBUS 1
125#define CONFIG_SYS_IDE_MAXDEVICE 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
128#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
129#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
130#define CONFIG_SYS_ATA_REG_OFFSET 0
131#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
132#define CONFIG_SYS_ATA_STRIDE 2
Timur Tabi2ad6b512006-10-31 18:44:42 -0600133
Joe Hershberger396abba2011-10-11 23:57:15 -0500134/* If a CF card is not inserted, time out quickly */
135#define ATA_RESET_TIME 1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600136
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200137#endif
138
139/*
140 * SATA
141 */
142#ifdef CONFIG_SATA_SIL3114
143
144#define CONFIG_SYS_SATA_MAX_DEVICE 4
145#define CONFIG_LIBATA
146#define CONFIG_LBA48
Timur Tabi2ad6b512006-10-31 18:44:42 -0600147
Timur Tabi7a78f142007-01-31 15:54:29 -0600148#endif
Timur Tabi2ad6b512006-10-31 18:44:42 -0600149
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300150#ifdef CONFIG_SYS_USB_HOST
151/*
152 * Support USB
153 */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300154#define CONFIG_USB_STORAGE
155#define CONFIG_USB_EHCI
156#define CONFIG_USB_EHCI_FSL
157
158/* Current USB implementation supports the only USB controller,
159 * so we have to choose between the MPH or the DR ones */
160#if 1
161#define CONFIG_HAS_FSL_MPH_USB
162#else
163#define CONFIG_HAS_FSL_DR_USB
164#endif
165
166#endif
167
Timur Tabi7a78f142007-01-31 15:54:29 -0600168/*
169 * DDR Setup
170 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500171#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
173#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
174#define CONFIG_SYS_83XX_DDR_USES_CS0
Joe Hershberger396abba2011-10-11 23:57:15 -0500175#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_MEMTEST_END 0x2000
Timur Tabi7a78f142007-01-31 15:54:29 -0600177
Joe Hershberger396abba2011-10-11 23:57:15 -0500178#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
179 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Timur Tabif64702b2007-04-30 13:59:50 -0500180
Valeriy Glushkovb7be63a2009-02-04 18:27:49 +0200181#define CONFIG_VERY_BIG_RAM
182#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
183
Heiko Schocher00f792e2012-10-24 13:48:22 +0200184#ifdef CONFIG_SYS_I2C
Timur Tabi7a78f142007-01-31 15:54:29 -0600185#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
186#endif
187
Joe Hershberger396abba2011-10-11 23:57:15 -0500188/* No SPD? Then manually set up DDR parameters */
189#ifndef CONFIG_SPD_EEPROM
190 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500191 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger396abba2011-10-11 23:57:15 -0500192 | CSCONFIG_ROW_BIT_13 \
193 | CSCONFIG_COL_BIT_10)
Timur Tabi7a78f142007-01-31 15:54:29 -0600194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
196 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
Timur Tabi7a78f142007-01-31 15:54:29 -0600197#endif
198
199/*
200 *Flash on the Local Bus
201 */
202
Joe Hershberger396abba2011-10-11 23:57:15 -0500203#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
204#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
206#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hershberger396abba2011-10-11 23:57:15 -0500207/* 127 64KB sectors + 8 8KB sectors per device */
208#define CONFIG_SYS_MAX_FLASH_SECT 135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
210#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
211#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
Timur Tabi7a78f142007-01-31 15:54:29 -0600212
213/* The ITX has two flash chips, but the ITX-GP has only one. To support both
214boards, we say we have two, but don't display a message if we find only one. */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_FLASH_QUIET_TEST
Joe Hershberger396abba2011-10-11 23:57:15 -0500216#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
217#define CONFIG_SYS_FLASH_BANKS_LIST \
218 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
219#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
Joe Hershberger396abba2011-10-11 23:57:15 -0500220#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Timur Tabi7a78f142007-01-31 15:54:29 -0600221
Timur Tabi89c77842008-02-08 13:15:55 -0600222/* Vitesse 7385 */
223
224#ifdef CONFIG_VSC7385_ENET
225
226#define CONFIG_TSEC2
227
228/* The flash address and size of the VSC7385 firmware image */
229#define CONFIG_VSC7385_IMAGE 0xFEFFE000
230#define CONFIG_VSC7385_IMAGE_SIZE 8192
231
232#endif
233
Timur Tabi7a78f142007-01-31 15:54:29 -0600234/*
235 * BRx, ORx, LBLAWBARx, and LBLAWARx
236 */
237
238/* Flash */
239
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500240#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
241 | BR_PS_16 \
242 | BR_MS_GPCM \
243 | BR_V)
244#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500245 | OR_UPM_XAM \
246 | OR_GPCM_CSNT \
247 | OR_GPCM_ACS_DIV2 \
248 | OR_GPCM_XACS \
249 | OR_GPCM_SCY_15 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500250 | OR_GPCM_TRLX_SET \
251 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500252 | OR_GPCM_EAD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500254#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600255
256/* Vitesse 7385 */
257
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_VSC7385_BASE 0xF8000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600259
Timur Tabi89c77842008-02-08 13:15:55 -0600260#ifdef CONFIG_VSC7385_ENET
261
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500262#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
263 | BR_PS_8 \
264 | BR_MS_GPCM \
265 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500266#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
267 | OR_GPCM_CSNT \
268 | OR_GPCM_XACS \
269 | OR_GPCM_SCY_15 \
270 | OR_GPCM_SETA \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500271 | OR_GPCM_TRLX_SET \
272 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500273 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600274
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
276#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600277
278#endif
279
280/* LED */
281
Joe Hershberger396abba2011-10-11 23:57:15 -0500282#define CONFIG_SYS_LED_BASE 0xF9000000
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500283#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
284 | BR_PS_8 \
285 | BR_MS_GPCM \
286 | BR_V)
Joe Hershberger396abba2011-10-11 23:57:15 -0500287#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
288 | OR_GPCM_CSNT \
289 | OR_GPCM_ACS_DIV2 \
290 | OR_GPCM_XACS \
291 | OR_GPCM_SCY_9 \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500292 | OR_GPCM_TRLX_SET \
293 | OR_GPCM_EHTR_SET \
Joe Hershberger396abba2011-10-11 23:57:15 -0500294 | OR_GPCM_EAD)
Timur Tabi7a78f142007-01-31 15:54:29 -0600295
296/* Compact Flash */
297
298#ifdef CONFIG_COMPACT_FLASH
299
Joe Hershberger396abba2011-10-11 23:57:15 -0500300#define CONFIG_SYS_CF_BASE 0xF0000000
Timur Tabi7a78f142007-01-31 15:54:29 -0600301
Joe Hershberger396abba2011-10-11 23:57:15 -0500302#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
303 | BR_PS_16 \
304 | BR_MS_UPMA \
305 | BR_V)
306#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
Timur Tabi7a78f142007-01-31 15:54:29 -0600307
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
309#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
Timur Tabi7a78f142007-01-31 15:54:29 -0600310
311#endif
312
313/*
314 * U-Boot memory configuration
315 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200316#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600317
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
319#define CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600320#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#undef CONFIG_SYS_RAMBOOT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600322#endif
323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_INIT_RAM_LOCK
Joe Hershberger396abba2011-10-11 23:57:15 -0500325#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
326#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Timur Tabi2ad6b512006-10-31 18:44:42 -0600327
Joe Hershberger396abba2011-10-11 23:57:15 -0500328#define CONFIG_SYS_GBL_DATA_OFFSET \
329 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Timur Tabi2ad6b512006-10-31 18:44:42 -0600331
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger396abba2011-10-11 23:57:15 -0500333#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
Kim Phillipsc8a90642012-06-30 18:29:20 -0500334#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600335
336/*
337 * Local Bus LCRR and LBCR regs
338 * LCRR: DLL bypass, Clock divider is 4
339 * External Local Bus rate is
340 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
341 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500342#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
343#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_LBC_LBCR 0x00000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600345
Joe Hershberger396abba2011-10-11 23:57:15 -0500346 /* LB sdram refresh timer, about 6us */
347#define CONFIG_SYS_LBC_LSRT 0x32000000
348 /* LB refresh timer prescal, 266MHz/32*/
349#define CONFIG_SYS_LBC_MRTPR 0x20000000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600350
351/*
Timur Tabi2ad6b512006-10-31 18:44:42 -0600352 * Serial Port
353 */
354#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_NS16550_SERIAL
356#define CONFIG_SYS_NS16550_REG_SIZE 1
357#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600358
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger396abba2011-10-11 23:57:15 -0500360 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Timur Tabi7a78f142007-01-31 15:54:29 -0600361
Nikita V. Youshchenko8a364f02007-05-23 12:45:25 +0400362#define CONFIG_CONSOLE ttyS0
Timur Tabi7a78f142007-01-31 15:54:29 -0600363#define CONFIG_BAUDRATE 115200
Timur Tabi2ad6b512006-10-31 18:44:42 -0600364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
366#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600367
Timur Tabi7a78f142007-01-31 15:54:29 -0600368/*
369 * PCI
370 */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600371#ifdef CONFIG_PCI
Gabor Juhos842033e2013-05-30 07:06:12 +0000372#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600373
374#define CONFIG_MPC83XX_PCI2
375
376/*
377 * General PCI
378 * Addresses are mapped 1-1.
379 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
381#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
382#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500383#define CONFIG_SYS_PCI1_MMIO_BASE \
384 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
386#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500387#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
388#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
389#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600390
391#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500392#define CONFIG_SYS_PCI2_MEM_BASE \
393 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
395#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500396#define CONFIG_SYS_PCI2_MMIO_BASE \
397 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
399#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
Joe Hershberger396abba2011-10-11 23:57:15 -0500400#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
401#define CONFIG_SYS_PCI2_IO_PHYS \
402 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
403#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600404#endif
405
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100406#define CONFIG_PCI_PNP /* do pci plug-and-play */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600407
Timur Tabi2ad6b512006-10-31 18:44:42 -0600408#ifndef CONFIG_PCI_PNP
409 #define PCI_ENET0_IOADDR 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600411 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
412#endif
413
414#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
415
416#endif
417
Wolfgang Denk2ae18242010-10-06 09:05:45 +0200418#define CONFIG_PCI_66M
419#ifdef CONFIG_PCI_66M
Timur Tabi7a78f142007-01-31 15:54:29 -0600420#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
421#else
422#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
423#endif
424
Timur Tabi2ad6b512006-10-31 18:44:42 -0600425/* TSEC */
426
427#ifdef CONFIG_TSEC_ENET
428
Timur Tabi2ad6b512006-10-31 18:44:42 -0600429#define CONFIG_MII
Jon Loeliger659e2f62007-07-10 09:10:49 -0500430#define CONFIG_PHY_GIGE /* In case CONFIG_CMD_MII is specified */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600431
Kim Phillips255a35772007-05-16 16:52:19 -0500432#define CONFIG_TSEC1
Timur Tabi2ad6b512006-10-31 18:44:42 -0600433
Kim Phillips255a35772007-05-16 16:52:19 -0500434#ifdef CONFIG_TSEC1
Andy Fleming10327dc2007-08-16 16:35:02 -0500435#define CONFIG_HAS_ETH0
Kim Phillips255a35772007-05-16 16:52:19 -0500436#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100438#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600439#define TSEC1_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500440#define TSEC1_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600441#endif
442
Kim Phillips255a35772007-05-16 16:52:19 -0500443#ifdef CONFIG_TSEC2
Timur Tabi7a78f142007-01-31 15:54:29 -0600444#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500445#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600447
Timur Tabi2ad6b512006-10-31 18:44:42 -0600448#define TSEC2_PHY_ADDR 4
449#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500450#define TSEC2_FLAGS TSEC_GIGABIT
Timur Tabi2ad6b512006-10-31 18:44:42 -0600451#endif
452
453#define CONFIG_ETHPRIME "Freescale TSEC"
454
455#endif
456
Timur Tabi2ad6b512006-10-31 18:44:42 -0600457/*
458 * Environment
459 */
Timur Tabi7a78f142007-01-31 15:54:29 -0600460#define CONFIG_ENV_OVERWRITE
461
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200463 #define CONFIG_ENV_IS_IN_FLASH
Joe Hershberger396abba2011-10-11 23:57:15 -0500464 #define CONFIG_ENV_ADDR \
465 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200466 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
Joe Hershberger396abba2011-10-11 23:57:15 -0500467 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600468#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500469 #define CONFIG_SYS_NO_FLASH /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200470 #undef CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200471 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
Joe Hershberger396abba2011-10-11 23:57:15 -0500472 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
473 #define CONFIG_ENV_SIZE 0x2000
Timur Tabi2ad6b512006-10-31 18:44:42 -0600474#endif
475
476#define CONFIG_LOADS_ECHO /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600478
Jon Loeliger8ea54992007-07-04 22:30:06 -0500479/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500480 * BOOTP options
481 */
482#define CONFIG_BOOTP_BOOTFILESIZE
483#define CONFIG_BOOTP_BOOTPATH
484#define CONFIG_BOOTP_GATEWAY
485#define CONFIG_BOOTP_HOSTNAME
486
Jon Loeliger659e2f62007-07-10 09:10:49 -0500487/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500488 * Command line configuration.
489 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500490#define CONFIG_CMD_DATE
491#define CONFIG_CMD_IRQ
Jon Loeliger8ea54992007-07-04 22:30:06 -0500492#define CONFIG_CMD_SDRAM
Timur Tabi2ad6b512006-10-31 18:44:42 -0600493
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300494#if defined(CONFIG_COMPACT_FLASH) || defined(CONFIG_SATA_SIL3114) \
Joe Hershberger396abba2011-10-11 23:57:15 -0500495 || defined(CONFIG_USB_STORAGE)
496 #define CONFIG_DOS_PARTITION
Joe Hershberger396abba2011-10-11 23:57:15 -0500497 #define CONFIG_SUPPORT_VFAT
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200498#endif
499
Timur Tabi2ad6b512006-10-31 18:44:42 -0600500#ifdef CONFIG_COMPACT_FLASH
Joe Hershberger396abba2011-10-11 23:57:15 -0500501 #define CONFIG_CMD_IDE
Valeriy Glushkovc9e34fe2009-02-05 14:35:21 +0200502#endif
503
504#ifdef CONFIG_SATA_SIL3114
Joe Hershberger396abba2011-10-11 23:57:15 -0500505 #define CONFIG_CMD_SATA
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300506#endif
507
508#if defined(CONFIG_SATA_SIL3114) || defined(CONFIG_USB_STORAGE)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600509#endif
510
511#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500512 #define CONFIG_CMD_PCI
Timur Tabi2ad6b512006-10-31 18:44:42 -0600513#endif
514
Timur Tabi2ad6b512006-10-31 18:44:42 -0600515/* Watchdog */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600516#undef CONFIG_WATCHDOG /* watchdog disabled */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600517
518/*
519 * Miscellaneous configurable options
520 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500521#define CONFIG_SYS_LONGHELP /* undef to save memory */
522#define CONFIG_CMDLINE_EDITING /* Command-line editing */
523#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi7a78f142007-01-31 15:54:29 -0600524
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200525#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips05f91a62009-08-26 21:27:37 -0500526#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
Timur Tabi7a78f142007-01-31 15:54:29 -0600527
Jon Loeliger8ea54992007-07-04 22:30:06 -0500528#if defined(CONFIG_CMD_KGDB)
Joe Hershberger396abba2011-10-11 23:57:15 -0500529 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600530#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500531 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600532#endif
533
Joe Hershberger396abba2011-10-11 23:57:15 -0500534 /* Print Buffer Size */
535#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
536#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
537 /* Boot Argument Buffer Size */
538#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600539
540/*
541 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700542 * have to be in the first 256 MB of memory, since this is
Timur Tabi2ad6b512006-10-31 18:44:42 -0600543 * the maximum mapped by the Linux kernel during initialization.
544 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500545 /* Initial Memory map for Linux*/
546#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600547
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200548#define CONFIG_SYS_HRCW_LOW (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600549 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
550 HRCWL_DDR_TO_SCB_CLK_1X1 |\
551 HRCWL_CSB_TO_CLKIN_4X1 |\
552 HRCWL_VCO_1X2 |\
553 HRCWL_CORE_TO_CSB_2X1)
554
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200555#ifdef CONFIG_SYS_LOWBOOT
556#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600557 HRCWH_PCI_HOST |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600558 HRCWH_32_BIT_PCI |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600559 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600560 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600561 HRCWH_CORE_ENABLE |\
562 HRCWH_FROM_0X00000100 |\
563 HRCWH_BOOTSEQ_DISABLE |\
564 HRCWH_SW_WATCHDOG_DISABLE |\
565 HRCWH_ROM_LOC_LOCAL_16BIT |\
566 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500567 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600568#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200569#define CONFIG_SYS_HRCW_HIGH (\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600570 HRCWH_PCI_HOST |\
571 HRCWH_32_BIT_PCI |\
572 HRCWH_PCI1_ARBITER_ENABLE |\
Timur Tabi7a78f142007-01-31 15:54:29 -0600573 HRCWH_PCI2_ARBITER_ENABLE |\
Timur Tabi2ad6b512006-10-31 18:44:42 -0600574 HRCWH_CORE_ENABLE |\
575 HRCWH_FROM_0XFFF00100 |\
576 HRCWH_BOOTSEQ_DISABLE |\
577 HRCWH_SW_WATCHDOG_DISABLE |\
578 HRCWH_ROM_LOC_LOCAL_16BIT |\
579 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger396abba2011-10-11 23:57:15 -0500580 HRCWH_TSEC2M_IN_GMII)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600581#endif
582
Timur Tabi7a78f142007-01-31 15:54:29 -0600583/*
584 * System performance
585 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200586#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger396abba2011-10-11 23:57:15 -0500587#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200588#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
589#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
590#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
591#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
Valeriy Glushkovc31e1322009-06-30 15:48:41 +0300592#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
593#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600594
Timur Tabi7a78f142007-01-31 15:54:29 -0600595/*
596 * System IO Config
597 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500598/* Needed for gigabit to work on TSEC 1 */
599#define CONFIG_SYS_SICRH SICRH_TSOBI1
600 /* USB DR as device + USB MPH as host */
601#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600602
Kim Phillips1a2e2032010-04-20 19:37:54 -0500603#define CONFIG_SYS_HID0_INIT 0x00000000
604#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
Timur Tabi2ad6b512006-10-31 18:44:42 -0600605
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200606#define CONFIG_SYS_HID2 HID2_HBE
Becky Bruce31d82672008-05-08 19:02:12 -0500607#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600608
Timur Tabi7a78f142007-01-31 15:54:29 -0600609/* DDR */
Joe Hershberger396abba2011-10-11 23:57:15 -0500610#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500611 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500612 | BATL_MEMCOHERENCE)
613#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
614 | BATU_BL_256M \
615 | BATU_VS \
616 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600617
Timur Tabi7a78f142007-01-31 15:54:29 -0600618/* PCI */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600619#ifdef CONFIG_PCI
Joe Hershberger396abba2011-10-11 23:57:15 -0500620#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500621 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500622 | BATL_MEMCOHERENCE)
623#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
624 | BATU_BL_256M \
625 | BATU_VS \
626 | BATU_VP)
627#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500628 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500629 | BATL_CACHEINHIBIT \
630 | BATL_GUARDEDSTORAGE)
631#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
632 | BATU_BL_256M \
633 | BATU_VS \
634 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600635#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200636#define CONFIG_SYS_IBAT1L 0
637#define CONFIG_SYS_IBAT1U 0
638#define CONFIG_SYS_IBAT2L 0
639#define CONFIG_SYS_IBAT2U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600640#endif
641
642#ifdef CONFIG_MPC83XX_PCI2
Joe Hershberger396abba2011-10-11 23:57:15 -0500643#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500644 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500645 | BATL_MEMCOHERENCE)
646#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
647 | BATU_BL_256M \
648 | BATU_VS \
649 | BATU_VP)
650#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500651 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500652 | BATL_CACHEINHIBIT \
653 | BATL_GUARDEDSTORAGE)
654#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
655 | BATU_BL_256M \
656 | BATU_VS \
657 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600658#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200659#define CONFIG_SYS_IBAT3L 0
660#define CONFIG_SYS_IBAT3U 0
661#define CONFIG_SYS_IBAT4L 0
662#define CONFIG_SYS_IBAT4U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600663#endif
664
665/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500666#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500667 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500668 | BATL_CACHEINHIBIT \
669 | BATL_GUARDEDSTORAGE)
670#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
671 | BATU_BL_256M \
672 | BATU_VS \
673 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600674
675/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger396abba2011-10-11 23:57:15 -0500676#define CONFIG_SYS_IBAT6L (0xF0000000 \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500677 | BATL_PP_RW \
Joe Hershberger396abba2011-10-11 23:57:15 -0500678 | BATL_MEMCOHERENCE \
679 | BATL_GUARDEDSTORAGE)
680#define CONFIG_SYS_IBAT6U (0xF0000000 \
681 | BATU_BL_256M \
682 | BATU_VS \
683 | BATU_VP)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600684
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200685#define CONFIG_SYS_IBAT7L 0
686#define CONFIG_SYS_IBAT7U 0
Timur Tabi2ad6b512006-10-31 18:44:42 -0600687
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200688#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
689#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
690#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
691#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
692#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
693#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
694#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
695#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
696#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
697#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
698#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
699#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
700#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
701#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
702#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
703#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Timur Tabi2ad6b512006-10-31 18:44:42 -0600704
Jon Loeliger8ea54992007-07-04 22:30:06 -0500705#if defined(CONFIG_CMD_KGDB)
Timur Tabi2ad6b512006-10-31 18:44:42 -0600706#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Timur Tabi2ad6b512006-10-31 18:44:42 -0600707#endif
708
Timur Tabi2ad6b512006-10-31 18:44:42 -0600709/*
710 * Environment Configuration
711 */
712#define CONFIG_ENV_OVERWRITE
713
Joe Hershberger396abba2011-10-11 23:57:15 -0500714#define CONFIG_NETDEV "eth0"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600715
Timur Tabi7a78f142007-01-31 15:54:29 -0600716#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500717#define CONFIG_HOSTNAME "mpc8349emitx"
Timur Tabi7a78f142007-01-31 15:54:29 -0600718#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500719#define CONFIG_HOSTNAME "mpc8349emitxgp"
Timur Tabi7a78f142007-01-31 15:54:29 -0600720#endif
721
722/* Default path and filenames */
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000723#define CONFIG_ROOTPATH "/nfsroot/rootfs"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000724#define CONFIG_BOOTFILE "uImage"
Joe Hershberger396abba2011-10-11 23:57:15 -0500725 /* U-Boot image on TFTP server */
726#define CONFIG_UBOOTPATH "u-boot.bin"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600727
Timur Tabi7a78f142007-01-31 15:54:29 -0600728#ifdef CONFIG_MPC8349ITX
Joe Hershberger396abba2011-10-11 23:57:15 -0500729#define CONFIG_FDTFILE "mpc8349emitx.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600730#else
Joe Hershberger396abba2011-10-11 23:57:15 -0500731#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600732#endif
733
Kim Phillips05f91a62009-08-26 21:27:37 -0500734#define CONFIG_BOOTDELAY 6
Timur Tabi7a78f142007-01-31 15:54:29 -0600735
Timur Tabi98883332006-10-31 19:14:41 -0600736#define CONFIG_BOOTARGS \
737 "root=/dev/nfs rw" \
Marek Vasut5368c552012-09-23 17:41:24 +0200738 " nfsroot=" __stringify(CONFIG_SERVERIP) ":" CONFIG_ROOTPATH \
739 " ip=" __stringify(CONFIG_IPADDR) ":" \
740 __stringify(CONFIG_SERVERIP) ":" \
741 __stringify(CONFIG_GATEWAYIP) ":" \
742 __stringify(CONFIG_NETMASK) ":" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500743 CONFIG_HOSTNAME ":" CONFIG_NETDEV ":off" \
Marek Vasut5368c552012-09-23 17:41:24 +0200744 " console=" __stringify(CONFIG_CONSOLE) "," __stringify(CONFIG_BAUDRATE)
Timur Tabi98883332006-10-31 19:14:41 -0600745
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100746#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200747 "console=" __stringify(CONFIG_CONSOLE) "\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500748 "netdev=" CONFIG_NETDEV "\0" \
749 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200750 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200751 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
752 " +$filesize; " \
753 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
754 " +$filesize; " \
755 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
756 " $filesize; " \
757 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
758 " +$filesize; " \
759 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
760 " $filesize\0" \
Kim Phillips05f91a62009-08-26 21:27:37 -0500761 "fdtaddr=780000\0" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500762 "fdtfile=" CONFIG_FDTFILE "\0"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600763
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100764#define CONFIG_NFSBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600765 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
Joe Hershberger396abba2011-10-11 23:57:15 -0500766 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
Timur Tabi7a78f142007-01-31 15:54:29 -0600767 " console=$console,$baudrate $othbootargs; " \
768 "tftp $loadaddr $bootfile;" \
769 "tftp $fdtaddr $fdtfile;" \
770 "bootm $loadaddr - $fdtaddr"
Kim Phillipsbf0b5422006-11-01 00:10:40 -0600771
Wolfgang Denkdd520bf2006-11-30 18:02:20 +0100772#define CONFIG_RAMBOOTCOMMAND \
Timur Tabi7a78f142007-01-31 15:54:29 -0600773 "setenv bootargs root=/dev/ram rw" \
774 " console=$console,$baudrate $othbootargs; " \
775 "tftp $ramdiskaddr $ramdiskfile;" \
776 "tftp $loadaddr $bootfile;" \
777 "tftp $fdtaddr $fdtfile;" \
778 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Timur Tabi2ad6b512006-10-31 18:44:42 -0600779
Timur Tabi2ad6b512006-10-31 18:44:42 -0600780#endif