blob: 0d01fe207e06e80fc8185c59eaf1921bfabd2c38 [file] [log] [blame]
wdenk608c9142003-01-13 23:54:46 +00001/*
2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk608c9142003-01-13 23:54:46 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020021#define CONFIG_V37 1 /* ...on a Marel V37 board */
wdenk608c9142003-01-13 23:54:46 +000022
Wolfgang Denk2ae18242010-10-06 09:05:45 +020023#define CONFIG_SYS_TEXT_BASE 0x40000000
24
wdenk608c9142003-01-13 23:54:46 +000025#define CONFIG_LCD
Jeroen Hofstee59155f42013-01-22 10:44:09 +000026#define CONFIG_MPC8XX_LCD
wdenk608c9142003-01-13 23:54:46 +000027#define CONFIG_SHARP_LQ084V1DG21
28#undef CONFIG_LCD_LOGO
29
30/*-----------------------------------------------------------------------------
31 * I2C Configuration
32 *-----------------------------------------------------------------------------
33 */
34#define CONFIG_I2C 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_I2C_SLAVE 0x2
wdenk608c9142003-01-13 23:54:46 +000036
37#define CONFIG_8xx_CONS_SMC1 1
38#undef CONFIG_8xx_CONS_SMC2 /* Console is on SMC2 */
39#undef CONFIG_8xx_CONS_NONE
40#define CONFIG_BAUDRATE 9600 /* console baudrate = 115kbps */
41#if 0
42#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
43#else
44#define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
45#endif
46
47#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010048#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenk608c9142003-01-13 23:54:46 +000049
50#undef CONFIG_BOOTARGS
51
52#define CONFIG_BOOTCOMMAND \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020053 "tftpboot; " \
wdenk608c9142003-01-13 23:54:46 +000054 "setenv bootargs console=tty0 " \
Wolfgang Denk53677ef2008-05-20 16:00:29 +020055 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
wdenk608c9142003-01-13 23:54:46 +000057 "bootm"
58
59#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk608c9142003-01-13 23:54:46 +000061
62#undef CONFIG_WATCHDOG /* watchdog disabled */
63
64#define CONFIG_CAN_DRIVER 1 /* CAN Driver support enabled */
65
Jon Loeligerd3b8c1a2007-07-09 21:57:31 -050066/*
67 * BOOTP options
68 */
69#define CONFIG_BOOTP_SUBNETMASK
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_BOOTFILESIZE
74
wdenk608c9142003-01-13 23:54:46 +000075
76#define CONFIG_MAC_PARTITION
77#define CONFIG_DOS_PARTITION
78
79#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
80
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050081
82/*
83 * Command line configuration.
84 */
85#include <config_cmd_default.h>
86
87#define CONFIG_CMD_JFFS2
88#define CONFIG_CMD_DATE
89
wdenk608c9142003-01-13 23:54:46 +000090
Wolfgang Denk700a0c62005-08-08 01:03:24 +020091/*
92 * JFFS2 partitions
93 *
94 */
95/* No command line, one static partition, whole device */
Stefan Roese68d7d652009-03-19 13:30:36 +010096#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +020097#define CONFIG_JFFS2_DEV "nor1"
98#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
99#define CONFIG_JFFS2_PART_OFFSET 0x00000000
wdenk608c9142003-01-13 23:54:46 +0000100
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200101/* mtdparts command line support */
102/* Note: fake mtd_id used, no linux mtd map file */
103/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100104#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200105#define MTDIDS_DEFAULT "nor1=v37-1"
106#define MTDPARTS_DEFAULT "mtdparts=v37-1:-(jffs2)"
107*/
wdenk608c9142003-01-13 23:54:46 +0000108
wdenk608c9142003-01-13 23:54:46 +0000109/*
110 * Miscellaneous configurable options
111 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500113#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk608c9142003-01-13 23:54:46 +0000115#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk608c9142003-01-13 23:54:46 +0000117#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
119#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
120#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk608c9142003-01-13 23:54:46 +0000121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
123#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk608c9142003-01-13 23:54:46 +0000124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk608c9142003-01-13 23:54:46 +0000126
wdenk608c9142003-01-13 23:54:46 +0000127/*
128 * Low Level Configuration Settings
129 * (address mappings, register initial values, etc.)
130 * You should know what you are doing if you make changes here.
131 */
132/*-----------------------------------------------------------------------
133 * Internal Memory Mapped Register
134 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200135#define CONFIG_SYS_IMMR 0xF0000000
wdenk608c9142003-01-13 23:54:46 +0000136
137/*-----------------------------------------------------------------------
138 * Definitions for initial stack pointer and data area (in DPRAM)
139 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200141#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200142#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk608c9142003-01-13 23:54:46 +0000144
145/*-----------------------------------------------------------------------
146 * Start addresses for the final memory configuration
147 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk608c9142003-01-13 23:54:46 +0000149 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_SDRAM_BASE 0x00000000
151#define CONFIG_SYS_FLASH_BASE0 0x40000000
152#define CONFIG_SYS_FLASH_BASE1 0x60000000
153#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH_BASE1
wdenk608c9142003-01-13 23:54:46 +0000154
155#if defined(DEBUG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenk608c9142003-01-13 23:54:46 +0000157#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk608c9142003-01-13 23:54:46 +0000159#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE0
161#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk608c9142003-01-13 23:54:46 +0000162
163/*
164 * For booting Linux, the board info and command line data
165 * have to be in the first 8 MB of memory, since this is
166 * the maximum mapped by the Linux kernel during initialization.
167 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk608c9142003-01-13 23:54:46 +0000169
170/*-----------------------------------------------------------------------
171 * FLASH organization
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 35 /* max number of sectors on one chip */
wdenk608c9142003-01-13 23:54:46 +0000175
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
177#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk608c9142003-01-13 23:54:46 +0000178
Jean-Christophe PLAGNIOL-VILLARD9314cee2008-09-10 22:47:59 +0200179#define CONFIG_ENV_IS_IN_NVRAM 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200180#define CONFIG_ENV_ADDR 0x80000000/* Address of Environment */
181#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk608c9142003-01-13 23:54:46 +0000182
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200183#define CONFIG_ENV_OFFSET 0
wdenk608c9142003-01-13 23:54:46 +0000184
185/*-----------------------------------------------------------------------
186 * Cache Configuration
187 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500189#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk608c9142003-01-13 23:54:46 +0000191#endif
192
193/*-----------------------------------------------------------------------
194 * SYPCR - System Protection Control 11-9
195 * SYPCR can only be written once after reset!
196 *-----------------------------------------------------------------------
197 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
198 */
199#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk608c9142003-01-13 23:54:46 +0000201 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
202#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_SYPCR 0xFFFFFF88
wdenk608c9142003-01-13 23:54:46 +0000204#endif
205
206/*-----------------------------------------------------------------------
207 * SIUMCR - SIU Module Configuration 11-6
208 *-----------------------------------------------------------------------
209 * PCMCIA config., multi-function pin tri-state
210 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_FRC | SIUMCR_GB5E)
wdenk608c9142003-01-13 23:54:46 +0000212
213/*-----------------------------------------------------------------------
214 * TBSCR - Time Base Status and Control 11-26
215 *-----------------------------------------------------------------------
216 * Clear Reference Interrupt Status, Timebase freezing enabled
217 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
wdenk608c9142003-01-13 23:54:46 +0000219
220/*-----------------------------------------------------------------------
221 * RTCSC - Real-Time Clock Status and Control Register 11-27
222 *-----------------------------------------------------------------------
223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224/*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
225#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_RTE)
wdenk608c9142003-01-13 23:54:46 +0000226
227/*-----------------------------------------------------------------------
228 * PISCR - Periodic Interrupt Status and Control 11-31
229 *-----------------------------------------------------------------------
230 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
231 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk608c9142003-01-13 23:54:46 +0000233/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk608c9142003-01-13 23:54:46 +0000235*/
236
237/*-----------------------------------------------------------------------
238 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
239 *-----------------------------------------------------------------------
240 * Reset PLL lock status sticky bit, timer expired status bit and timer
241 * interrupt status bit
242 *
243 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
244 */
245/* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PLPRCR ( (1524 << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TMIST | PLPRCR_TEXPS )
wdenk608c9142003-01-13 23:54:46 +0000247
248/*-----------------------------------------------------------------------
249 * SCCR - System Clock and reset Control Register 15-27
250 *-----------------------------------------------------------------------
251 * Set clock output, timebase and RTC source and divider,
252 * power management and some other internal clocks
253 */
254#define SCCR_MASK SCCR_EBDF11
255/* up to 50 MHz we use a 1:1 clock */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS)
wdenk608c9142003-01-13 23:54:46 +0000257
258/*-----------------------------------------------------------------------
259 * PCMCIA stuff
260 *-----------------------------------------------------------------------
261 *
262 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
264#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
265#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
266#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
267#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
268#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
269#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
270#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk608c9142003-01-13 23:54:46 +0000271
272/*-----------------------------------------------------------------------
273 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
274 *-----------------------------------------------------------------------
275 */
276
277#undef CONFIG_IDE_PCCARD /* Use IDE with PC Card Adapter */
278
279#undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
280#undef CONFIG_IDE_LED /* LED for ide not supported */
281#undef CONFIG_IDE_RESET /* reset for ide not supported */
282
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
284#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk608c9142003-01-13 23:54:46 +0000285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk608c9142003-01-13 23:54:46 +0000287
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk608c9142003-01-13 23:54:46 +0000289
290/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk608c9142003-01-13 23:54:46 +0000292
293/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk608c9142003-01-13 23:54:46 +0000295
296/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk608c9142003-01-13 23:54:46 +0000298
299/*-----------------------------------------------------------------------
300 *
301 *-----------------------------------------------------------------------
302 *
303 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_DER 0
wdenk608c9142003-01-13 23:54:46 +0000305
306/*
307 * Init Memory Controller:
308 *
309 * BR0 and OR0 (FLASH)
310 */
311
312#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
313#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
wdenk608c9142003-01-13 23:54:46 +0000316
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_OR_TIMING_FLASH 0xF56
wdenk608c9142003-01-13 23:54:46 +0000318
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
320#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V)
wdenk608c9142003-01-13 23:54:46 +0000321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_OR5_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
323#define CONFIG_SYS_BR5_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V)
wdenk608c9142003-01-13 23:54:46 +0000324
325/*
326 * BR1 and OR1 (Battery backed SRAM)
327 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_BR1_PRELIM 0x80000401
329#define CONFIG_SYS_OR1_PRELIM 0xFFC00736
wdenk608c9142003-01-13 23:54:46 +0000330
331/*
332 * BR2 and OR2 (SDRAM)
333 */
334#define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
335#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB */
336
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk608c9142003-01-13 23:54:46 +0000338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
340#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk608c9142003-01-13 23:54:46 +0000341
342/* Marel V37 mem setting */
343
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_BR3_CAN 0xC0000401
345#define CONFIG_SYS_OR3_CAN 0xFFFF0724
wdenk608c9142003-01-13 23:54:46 +0000346
347/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_BR3_PRELIM 0xFA400001
349#define CONFIG_SYS_OR3_PRELIM 0xFFFF8910
350#define CONFIG_SYS_BR4_PRELIM 0xFA000401
351#define CONFIG_SYS_OR4_PRELIM 0xFFFE0970
wdenk608c9142003-01-13 23:54:46 +0000352*/
353
354/*
355 * Memory Periodic Timer Prescaler
356 */
357
358/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_MAMR_PTA 97 /* start with divider for 100 MHz */
wdenk608c9142003-01-13 23:54:46 +0000360
361/*
362 * Refresh clock Prescalar
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_MPTPR MPTPR_PTP_DIV16
wdenk608c9142003-01-13 23:54:46 +0000365
366/*
367 * MAMR settings for SDRAM
368 */
369
370/* 10 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk608c9142003-01-13 23:54:46 +0000372 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
373 MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
374
wdenk608c9142003-01-13 23:54:46 +0000375#endif /* __CONFIG_H */